SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
Figure 12-82 shows all of the MCSPI interface signals in peripheral mode.
Table 12-94 describes the MCSPI I/O signals in peripheral mode.
| Module Pin | Device Level Signal | I/O(1) | Description | Module Pin Reset Value(1) |
|---|---|---|---|---|
| MCU_MCSPI[1-0] | ||||
| SPICLK | MCU_SPIi(5)_CLK | I | MCSPI serial clock input for peripheral mode. | HiZ |
| SPIDAT[0] | MCU_SPIi(5)_D0 | I(2) | MCSPI Data I/O for peripheral mode. | HiZ |
| SPIDAT[1] | MCU_SPIi(5)_D1 | O(3) | MCSPI Data I/O for peripheral mode. | HiZ |
| SPIEN_[n] | MCU_SPIi(5)_CSi | I(4) | MCSPI chip-select i input for peripheral mode. | HiZ |
| MCSPI[4-0] | ||||
| SPICLK | SPIi(5)_CLK | I | MCSPI serial clock input for peripheral mode. | HiZ |
| SPIDAT[0] | SPIi(5)_D0 | I(2) | MCSPI Data I/O for peripheral mode. | HiZ |
| SPIDAT[1] | SPIi(5)_D1 | O(3) | MCSPI Data I/O for peripheral mode. | HiZ |
| SPIEN_[n] | SPIi(5)_CSi | I(4) | MCSPI chip-select i input for peripheral mode. | HiZ |
For SPI[4-0]_CLK and MCU_SPI[1-0]_CLK signals to work properly, the RXACTIVE bit of the appropriate CTRLMMR_MCU_PADCONFIGx/ CTRLMMR_PADCONFIGy registers should be set to 0x1 because of retiming purposes.
For more information about device level signals (pull-up/down resistors, buffer type, multiplexing and others), see tables Pin Attributes and Pin Multiplexing in the device-specific Datasheet.