SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
EOI register
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MCU_PADCFG_CTRL0 | 0408 1020h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| EOI_VECTOR | |||||||
| R/W | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:8 | RESERVED | NONE | 0h | Reserved |
| 7:0 | EOI_VECTOR | R/W | 0h | EOI vector value. Write this with interrupt distribution value in the chip. Reset Source: mod_g_rst_n |