SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
Interrupt Enable Set Register 0
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| PDMA0 | 00C0 0180h |
| PDMA1 | 00C0 1180h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RPCF1_RAMECC_ENABLE_SET | RPCF0_RAMECC_ENABLE_SET | TPCF1_RAMECC_ENABLE_SET | TPCF0_RAMECC_ENABLE_SET | |||
| NONE | R/W1TS | R/W1TS | R/W1TS | R/W1TS | |||
| 0h | 0h | 0h | 0h | 0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:4 | RESERVED | NONE | 0h | Reserved |
| 3 | RPCF1_RAMECC_ENABLE_SET | R/W1TS | 0h | Interrupt Enable Set Register for rpcf1_ramecc_pend |
| 2 | RPCF0_RAMECC_ENABLE_SET | R/W1TS | 0h | Interrupt Enable Set Register for rpcf0_ramecc_pend |
| 1 | TPCF1_RAMECC_ENABLE_SET | R/W1TS | 0h | Interrupt Enable Set Register for tpcf1_ramecc_pend |
| 0 | TPCF0_RAMECC_ENABLE_SET | R/W1TS | 0h | Interrupt Enable Set Register for tpcf0_ramecc_pend |