SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
Shows which is the highest priority outstanding low priority interrupt
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| WKUP_ESM0 | 0410 0020h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| PLS | |||||||
| R | |||||||
| FFFFh | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| PLS | |||||||
| R | |||||||
| FFFFh | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| LVL | |||||||
| R | |||||||
| FFFFh | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LVL | |||||||
| R | |||||||
| FFFFh | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:16 | PLS | R | FFFFh | This is the highest priority outstanding low priority pulse interrupt Reset Source: por_rst_n |
| 15:0 | LVL | R | FFFFh | This is the highest priority outstanding low priority level interrupt Reset Source: por_rst_n |