SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
This register provides read only debug data
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| DMASS0_BCDMA_0 | 485C 017Ch |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| DBG_DATA | |||||||
| R/NA | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| DBG_DATA | |||||||
| R/NA | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| DBG_DATA | |||||||
| R/NA | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DBG_DATA | |||||||
| R/NA | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:0 | DBG_DATA | R/NA | 0h | Provides debug information from various internal units. The value which is read back depends on which unit and register are selected in the Debug Address Register Reset Source: rst_mod_g_rst_n |