SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
The performance control register contains fields which can be used to adjust the performance of the BCDMA in the system.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| DMASS0_BCDMA_0 | 485C 0104h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| TIMEOUT_CNT | |||||||
| R/W | |||||||
| 40h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| TIMEOUT_CNT | |||||||
| R/W | |||||||
| 40h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:16 | RESERVED | NONE | 0h | Reserved |
| 15:0 | TIMEOUT_CNT | R/W | 40h | This feature is not currently supported. Reset Source: rst_mod_g_rst_n |