SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
The ISC Region 1 End Address High Register defines the end address bits 47 to 32 for the initiator Iam275_c7xv_wrap_0_main_0.c7xv_soc region 1 ISC.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| CBASS_MEM0 | 4583 003Ch |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| END_ADDRESS_H | |||||||
| R/W | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| END_ADDRESS_H | |||||||
| R/W | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:16 | RESERVED | NONE | 0h | Reserved |
| 15:0 | END_ADDRESS_H | R/W | 0h | End address bits 47 to 32. Reset Source: domain_default_rst_mod_g_rst_n |