SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
The Controller Config 13 Register contains various fields to control the configuration ports on the Arasan eMMC/SD Controller. For detailed functionality of the Arasan eMMC/SD Controller configuration ports please refer to its specification listed in Section 1.2. This register sets the fields in the Preset Values Register for DDR50 inside the Arasan eMMC/SD Controller.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MMCSD0 | 0FA0 8040h |
| 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 |
| RESERVED | |||||||
| NONE | |||||||
| 1h | |||||||
| 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 |
| RESERVED | |||||||
| NONE | |||||||
| 1h | |||||||
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 |
| RESERVED | DDR50PRESETVAL | ||||||
| NONE | R/W | ||||||
| 1h | 2h | ||||||
| 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| DDR50PRESETVAL | |||||||
| R/W | |||||||
| 2h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:13 | RESERVED | NONE | 1h | Reserved |
| 12:0 | DDR50PRESETVAL | R/W | 2h | Preset Value for DDR50. Reset Source: vbus_smod_g_rst_n |