SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
This register is used by CQE to notify software about completed tasks.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MMCSD0 | 0FA0 022Ch |
| 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 |
| CQTCN_VAL | |||||||
| R/W1TC | |||||||
| 0h | |||||||
| 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 |
| CQTCN_VAL | |||||||
| R/W1TC | |||||||
| 0h | |||||||
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 |
| CQTCN_VAL | |||||||
| R/W1TC | |||||||
| 0h | |||||||
| 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| CQTCN_VAL | |||||||
| R/W1TC | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:0 | CQTCN_VAL | R/W1TC | 0h | CQE shall set bit n of this register [at the same time it clears bit n of CQTDBR] when a task execution is com-pleted [with success or error]. When receiving interrupt for task completion, software may read this register to know which tasks have finished. After reading this register, software may clear the rele-vant bit fields by writing 1 to the corresponding bits. Reset Source: vbus_amod_g_rst_n |