SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
This register enables and disables the reporting of the corresponding interrupt to host soft-ware in 299 CQIS register. When a bit is set ( 1 ) and the corresponding interrupt c -ondition is active, then the 300 bit is CQIS is asserted. Interrupt sources that are disabled ( 0 ) are not indicated in the CQIS 301 register. This register is bit-index matched to CQIS register.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MMCSD0 | 0FA0 0214h |
| 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| RESERVED | TASK_ERROR | TASK_CLEARED | RESP_ERR_DET | TASK_COMPLETE | HALT_COMPLETE | ||
| NONE | R/W | R/W | R/W | R/W | R/W | ||
| 0h | 0h | 0h | 0h | 0h | 0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:5 | RESERVED | NONE | 0h | Reserved |
| 4 | TASK_ERROR | R/W | 0h |
Task Error Interrupt Status Enable
1 = CQIS.TERR will be set when its interrupt condition is active
0 = CQIS.TERR is disabled
1 0 |
| 3 | TASK_CLEARED | R/W | 0h |
Task Cleared Status Enable [TCL]
1 = CQIS.TCL will be set when its interrupt condition is active
0 = CQIS.TCL is disabled
1 0 |
| 2 | RESP_ERR_DET | R/W | 0h |
Response Error Detected Status Enable [RED]
1 = CQIS.RED will be set when its interrupt condition is active
0 = CQIS.RED is disabled
1 0 |
| 1 | TASK_COMPLETE | R/W | 0h |
Task Complete Status Enable [TCC]
1 = CQIS.TCC will be set when its interrupt condition is active
0 = CQIS.TCC is disabled
1 0 |
| 0 | HALT_COMPLETE | R/W | 0h |
Halt Complete Status Enable [HAC]
1 = CQIS.HAC will be set when its interrupt condition is active
0 = CQIS.HAC is disabled
1 0 |