SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
This register is used to access internal buffer
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MMCSD0 | 0FA0 0020h |
| 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 |
| BUF_RD_DATA | |||||||
| R/W | |||||||
| 0h | |||||||
| 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 |
| BUF_RD_DATA | |||||||
| R/W | |||||||
| 0h | |||||||
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 |
| BUF_RD_DATA | |||||||
| R/W | |||||||
| 0h | |||||||
| 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| BUF_RD_DATA | |||||||
| R/W | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:0 | BUF_RD_DATA | R/W | 0h | The Host Controller Buffer can be accessed through this 32-bit Data Port Register. Reset Source: vbus_amod_g_rst_n |