SPRUJ83D December 2023 – January 2026 AM62P , AM62P-Q1
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| DDR32SS0 | 0F30 C150h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | PHY_PAD_RX_DCD_0_0 | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | PHY_PAD_TX_DCD_0 | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | PHY_FAST_LVL_EN_0 | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PHY_WDQLVL_PER_START_OFFSET_0 | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:29 | RESERVED | NONE | 0h | Reserved |
| 28:24 | PHY_PAD_RX_DCD_0_0 | R/W | 0h | Controls RX_DCD pin for each pad for slice 0. Reset Source: ctl_amod_g_rst_n |
| 23:21 | RESERVED | NONE | 0h | Reserved |
| 20:16 | PHY_PAD_TX_DCD_0 | R/W | 0h | Controls TX_DCD pin for each pad for slice 0. Reset Source: ctl_amod_g_rst_n |
| 15:12 | RESERVED | NONE | 0h | Reserved |
| 11:8 | PHY_FAST_LVL_EN_0 | R/W | 0h | Enable for fast multi-pattern window search for slice 0. Reset Source: ctl_amod_g_rst_n |
| 7:6 | RESERVED | NONE | 0h | Reserved |
| 5:0 | PHY_WDQLVL_PER_START_OFFSET_0 | R/W | 0h | Peridic training start point offset for slice 0. Reset Source: ctl_amod_g_rst_n |