SPRUJ83D December 2023 – January 2026 AM62P , AM62P-Q1
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| DDR32SS0 | 0F30 84A0h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | AREF_MAX_CREDIT | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | AREF_MAX_DEFICIT | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | AREF_HIGH_THRESHOLD | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | AREF_NORM_THRESHOLD | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:29 | RESERVED | NONE | 0h | Reserved |
| 28:24 | AREF_MAX_CREDIT | R/W | 0h | AREF number of posted refreshes until the maximum number of refresh credits has been reached. Reset Source: ctl_amod_g_rst_n |
| 23:21 | RESERVED | NONE | 0h | Reserved |
| 20:16 | AREF_MAX_DEFICIT | R/W | 0h | AREF number of pending refreshes until the maximum number of refreshes has been exceeded. Reset Source: ctl_amod_g_rst_n |
| 15:13 | RESERVED | NONE | 0h | Reserved |
| 12:8 | AREF_HIGH_THRESHOLD | R/W | 0h | AREF number of pending refreshes until the high priority request is asserted. Reset Source: ctl_amod_g_rst_n |
| 7:5 | RESERVED | NONE | 0h | Reserved |
| 4:0 | AREF_NORM_THRESHOLD | R/W | 0h | AREF number of pending refreshes until the normal priority request is asserted. Reset Source: ctl_amod_g_rst_n |