SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The L4_CFG interconnect handles only transfers to peripherals in the CORE power domain. Table 16-388 lists the TAs.
| Module Target Name | Description |
|---|---|
| CTRL_MODULE_CORE_TARG | Control Module core target |
| CM_CORE_AON_TARG | CORE_AON module |
| CM_CORE_TARG | CM_CORE module |
| DMA_SYSTEM_TARG | System DMA |
| SCP1_TARG | SCP1 module |
| SCP2_TARG | SCP2 module |
| MAILBOX_TARG | Mailbox module |
| SPINLOCK_TARG | Spinlock module |
| OCP_WP_NOC_TARG | OCP watchpoint module |
| SATA_TARG | SATA controller module |
| EVE1_FW_CFG_TARG | Embedded Vision Engine firewall |
| EVE2_FW_CFG_TARG | EVE2 firewall |
| ISS_FW_CFG_TARG | ISS firewall |
| IPU1_FW_CFG_TARG | Image Processing Unit (IPU) 1 firewall |
| IPU2_FW_CFG_TARG | IPU 2 firewall |
| VCP1_FW_CFG_TARG | Viterby Coder/Decoder 1 firewall |
| VCP2_FW_CFG_TARG | VCP2 module firewall |
| TPCC_FW_CFG_TARG | EDMA Channel Controller firewall |
| TPTC_FW_CFG_TARG | EDMA Transfer Controller firewall |
| PCIESS1_FW_CFG_TARG | PCIE1 firewall |
| MCASP1_FW_CFG_TARG | MCASP1 firewall |
| SCP3_TARG | SCP3 module |
| OCP2SCP1_USB2PHY1 | OCP2SCP1_USB2PHY1 core target port |
| OCP2SCP1_DPLLCTRL_USB_OTG_SS_TARG | USB OTG Subsystem DPLLCTRL target port |
| OCP2SCP3_USB2PHY2 | USB2PHY2 target port |
| OCP2SCP3_DPLLCTRL_PCIE1_TARG | PCIE1 DPLL CTRL target port |
| OCP2SCP3_DPLLCTRL_PCIE2_TARG | PCIE2 DPLL CTRL target port |
| OCP2SCP3_DPLLCTRL_SATA_TARG | SATA DPLL CTRL target port |
| OCP2SCP2_DPLLCTRL_VIDEO1_TARG | VIDEO1 DPLL CTRL target port |
| OCP2SCP2_DPLLCTRL_VIDEO2_TARG | VIDEO2 DPLL CTRL target port |
| OCP2SCP2_DPLLCTRL_HDMI_TARG | HDMI DPLL CTRL target port |
| DSP1_SDMA_FW_CFG_TARG | DSP1 firewall |
| DSP2_SDMA_FW_CFG_TARG | DSP2 firewall |
| MA_MPU_NTTP_FW_CFG_TARG | MA_MPU firewall |
| EMIF_OCP_FW_CFG_TARG | EMIF firewall |
| OCMC_RAM2_FW_CFG_TARG | OCMC_RAM2 firewall |
| GPMC_FW_CFG_TARG | GPMC firewall |
| OCMC_RAM1_FW_CFG_TARG | OCMC_RAM1 firewall |
| GPU_FW_CFG_TARG | GPU firewall |
| OCMC_RAM3_FW_CFG_TARG | OCMC_RAM3 firewall |
| DSS_FW_CFG_TARG | DSS firewall |
| IVA_SL2IF_FW_CFG_TARG | IVA SL2IF firewall |
| IVA_CONFIG_FW_CFG_TARG | IVA Config firewall |
| DEBUGSS_CT_TBR_FW_CFG_TARG | Debug subsystem firewall |
| L3_INSTR_FW_CFG_TARG | L3 Instrumentation firewall |
| MCASP2_FW_CFG_TARG | MCASP2 firewall |
| QSPI_FW_CFG_TARG | QSPI firewall |
| MCASP3_FW_CFG_TARG | MCASP3 firewall |
| PCIESS2_FW_CFG_TARG | PCIE2 firewall |
| MCAN_FW_CFG_TARG | MCAN firewall |
A unique port, L3_MAIN_INIT, communicates between the L3 interconnect and the L4_CFG interconnect to allow the L3 initiators to access the L4_CFG targets (see Table 16-389).
For the list of initiators authorized to access the L4_CFG peripherals, see Section 16.2.3.2.2, Connectivity Matrix.
| Module Iniator Name | Description |
|---|---|
| L3_MAIN_IP0 | L3 interconnect port |