SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address |
|---|---|---|---|---|
| REVISION | R | 32 | 0x0000 0000 | 0x5600 FE00 |
| HWINFO | R | 32 | 0x0000 0004 | 0x5600 FE04 |
| SYSCONFIG | RW | 32 | 0x0000 0010 | 0x5600 FE10 |
| IRQSTATUS_RAW_0 | RW | 32 | 0x0000 0024 | 0x5600 FE24 |
| IRQSTATUS_RAW_1 | RW | 32 | 0x0000 0028 | 0x5600 FE28 |
| IRQSTATUS_RAW_2 | RW | 32 | 0x0000 002C | 0x5600 FE2C |
| IRQSTATUS_0 | RW | 32 | 0x0000 0030 | 0x5600 FE30 |
| IRQSTATUS_1 | RW | 32 | 0x0000 0034 | 0x5600 FE34 |
| IRQSTATUS_2 | RW | 32 | 0x0000 0038 | 0x5600 FE38 |
| IRQENABLE_SET_0 | RW | 32 | 0x0000 003C | 0x5600 FE3C |
| IRQENABLE_SET_1 | RW | 32 | 0x0000 0040 | 0x5600 FE40 |
| IRQENABLE_SET_2 | RW | 32 | 0x0000 0044 | 0x5600 FE44 |
| IRQENABLE_CLR_0 | RW | 32 | 0x0000 0048 | 0x5600 FE48 |
| IRQENABLE_CLR_1 | RW | 32 | 0x0000 004C | 0x5600 FE4C |
| IRQENABLE_CLR_2 | RW | 32 | 0x0000 0050 | 0x5600 FE50 |
| PAGE_CONFIG | RW | 32 | 0x0000 0100 | 0x5600 FF00 |
| INTERRUPT_EVENT | RW | 32 | 0x0000 0104 | 0x5600 FF04 |
| DEBUG_CONFIG | RW | 32 | 0x0000 0108 | 0x5600 FF08 |
| DEBUG_STATUS_0 | R | 32 | 0x0000 010C | 0x5600 FF0C |
| DEBUG_STATUS_1 | R | 32 | 0x0000 0110 | 0x5600 FF10 |