SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The clock domain manager initiates a domain wake-up transition when the conditions listed in Table 3-14 are satisfied.
| Relation | Condition |
|---|---|
| OR | The SW_WKUP clock transition mode for the clock domain is set (CLKTRCTRL = 0x2). |
| At least one wake-up request is asserted by one of the modules of the clock domain. | |
| At least one dynamic dependency(1) from another clock domain is active. | |
| At least one static dependency(1) from another clock domain is active. | |
| At least one wake-up dependency(1) from a module in another clock domain is active. |
The clock domain manager initiates a domain sleep transition when the conditions listed in Table 3-15 are satisfied.
| Relation | Condition | |
|---|---|---|
| AND | All master modules in the clock domain are in STANDBY state. | |
| No wake-up request is asserted by any module of the clock domain. | ||
| No dynamic domain dependency(1) from any other domain is active. | ||
| No wake-up dependency(1) from any module in another domain is active. | ||
| No static domain dependency(1) from any other domain is active. | ||
| OR | The SW_SLEEP clock transition mode is set for the clock domain (CLKTRCTRL = 0x1). | |
| The HW_AUTO clock transition mode is set for the clock domain (CLKTRCTRL = 0x3). | ||