SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The timing configuration register sets various parameters controlling the timing constraints of the OCP2SCP2 module. The division ratio between the L4_CFG interconnect clock - L3INIT_L4_GICLK and the serial configuration port output clock is set through the OCP2SCP_TIMING[9:7] DIVISIONRATIO bit field, with a valid range of 0x1 to 0x7. The OCP2SCP_TIMING[6:4] SYNC1 timing information is programmable in the range 0 to 7 clock cycles, and shows the acceptable delay between the enable and command availability on SCP. The value of OCP2SCP_TIMING[3:0] SYNC2 is also programmable in the range 1 to 15 clock cycles, measured from the moment the command is available on SCP until data is accessible.