SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Figure 10-2 CAMSS EnvironmentTable 10-1 summarizes the CAMSS I/O signals.
| Signal Name | I/O(1) | Description |
|---|---|---|
| csi2_0_dx0 | I | Serial CSI2 mode: Differential clock lane positive input |
| csi2_0_dy0 | I | Serial CSI2 mode: Differential clock lane negative input |
| csi2_0_dx1 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_0_dy1 | I | Serial CSI2 mode: Differential data lane negative input |
| csi2_0_dx2 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_0_dy2 | I | Serial CSI2 mode: Differential data lane negative input |
| csi2_0_dx3 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_0_dy3 | I | Serial CSI2 mode: Differential data lane negative input |
| csi2_0_dx4 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_0_dy4 | I | Serial CSI2 mode: Differential data lane negative input |
| csi2_1_dx0 | I | Serial CSI2 mode: Differential clock lane positive input |
| csi2_1_dy0 | I | Serial CSI2 mode: Differential clock lane negative input |
| csi2_1_dx1 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_1_dy1 | I | Serial CSI2 mode: Differential data lane negative input |
| csi2_1_dx2 | I | Serial CSI2 mode: Differential data lane positive input |
| csi2_1_dy2 | I | Serial CSI2 mode: Differential data lane negative input |
The Description column in Table 10-1 shows only the default function (data or clock lane) of each CSI2 differential pair. Refer to Section 10.4.5, CSI2 PHY Functional Description, for more details on configurations available.