SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
This section describes the CAL integration in the device, including information about clocks, resets, and hardware requests.
Table 9-47 through Table 9-49 summarize the integration of the module in the device.
| Module Instance | Attributes | ||
| Power Domain | Wake-Up Capability | Interconnect | |
| CAL_B | PD_EVE3 | No | L3_MAIN through the internal ISS interconnect for configuration and data transfers from/to system memory. |
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| CAL_B | CAL_FCLK | ISS_MAIN_FCLK | ISS | Functional clock |
| CAL_ICLK | ISS_MAIN_FCLK / 2 | ISS | Configuration clock equal to 1/2 of the CAL_FLCK. | |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| CAL_B | CAL_RST | ISS_RST | ISS | CAL_B global hardware reset |
| Interrupt Requests | ||||
| Module Instance | Source Signal Name | Destination ISS_CROSSBAR Input | Default Mapping | Description |
| CAL_B | CAL_B_IRQ | N/A (connected to ISS IRQ merger) | - | CAL_B interrupt request |