SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
| Register Name | Type | Register Width (Bits) | Address Offset | QSPI Base Address |
|---|---|---|---|---|
| QSPI_PID | R | 32 | 0x0000 0000 | 0x4B30 0000 |
| QSPI_SYSCONFIG | RW | 32 | 0x0000 0010 | 0x4B30 0010 |
| QSPI_INTR_STATUS_RAW_SET | RW | 32 | 0x0000 0020 | 0x4B30 0020 |
| QSPI_INTR_STATUS_ENABLED_CLEAR | RW | 32 | 0x0000 0024 | 0x4B30 0024 |
| QSPI_INTR_ENABLE_SET_REG | RW | 32 | 0x0000 0028 | 0x4B30 0028 |
| QSPI_INTR_ENABLE_CLEAR_REG | RW | 32 | 0x0000 002C | 0x4B30 002C |
| QSPI_INTC_EOI_REG | RW | 32 | 0x0000 0030 | 0x4B30 0030 |
| QSPI_SPI_CLOCK_CNTRL_REG | RW | 32 | 0x0000 0040 | 0x4B30 0040 |
| QSPI_SPI_DC_REG | RW | 32 | 0x0000 0044 | 0x4B30 0044 |
| QSPI_SPI_CMD_REG | RW | 32 | 0x0000 0048 | 0x4B30 0048 |
| QSPI_SPI_STATUS_REG | R | 32 | 0x0000 004C | 0x4B30 004C |
| QSPI_SPI_DATA_REG | RW | 32 | 0x0000 0050 | 0x4B30 0050 |
| QSPI_SPI_SETUP0_REG | RW | 32 | 0x0000 0054 | 0x4B30 0054 |
| QSPI_SPI_SETUP1_REG | RW | 32 | 0x0000 0058 | 0x4B30 0058 |
| QSPI_SPI_SETUP2_REG | RW | 32 | 0x0000 005C | 0x4B30 005C |
| QSPI_SPI_SETUP3_REG | RW | 32 | 0x0000 0060 | 0x4B30 0060 |
| QSPI_SPI_SWITCH_REG | RW | 32 | 0x0000 0064 | 0x4B30 0064 |
| QSPI_SPI_DATA_REG_1 | RW | 32 | 0x0000 0068 | 0x4B30 0068 |
| QSPI_SPI_DATA_REG_2 | RW | 32 | 0x0000 006C | 0x4B30 006C |
| QSPI_SPI_DATA_REG_3 | RW | 32 | 0x0000 0070 | 0x4B30 0070 |