SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 8-269 lists the SCTM registers
| Register Name | Type | Register Width (Bits) | Address Offset | EVE1_SCTM Base Address | EVE2_SCTM Base Address |
|---|---|---|---|---|---|
| SCTM_CTCNTL | RW | 32 | 0x0000 0000 | 0x4208 5000 | 0x4218 5000 |
| SCTM_CTSTMCNTL | RW | 32 | 0x0000 0020 | 0x4208 5020 | 0x4218 5020 |
| SCTM_CTSTMMSTID | RW | 32 | 0x0000 0024 | 0x4208 5024 | 0x4218 5024 |
| SCTM_CTSTMINTVL | RW | 32 | 0x0000 0028 | 0x4208 5028 | 0x4218 5028 |
| SCTM_CTSTMSEL | RW | 32 | 0x0000 002C | 0x4208 502C | 0x4218 502C |
| SCTM_TINTVLR_i (1) | RW | 32 | 0x0000 0040 + (0x4*i) | 0x4208 5040 + (0x4*i) | 0x4218 5040 + (0x4*i) |
| SCTM_CTDBGNUM | R | 32 | 0x0000 007C | 0x4208 507C | 0x4218 507C |
| SCTM_CTDBGEVT | RW | 32 | 0x0000 0080 | 0x4208 5080 | 0x4218 5080 |
| SCTM_CTGNBL | RW | 32 | 0x0000 00F0 | 0x4208 50F0 | 0x4218 50F0 |
| SCTM_CTGRST | RW | 32 | 0x0000 00F8 | 0x4208 50F8 | 0x4218 50F8 |
| SCTM_CTCR_WT_m (3) | RW | 32 | 0x0000 0100 + (0x4*m) | 0x4208 5100 + (0x4*m) | 0x4218 5100 + (0x4*m) |
| SCTM_CTCR_WOT_n (4) | RW | 32 | 0x0000 0108 + (0x4*n) | 0x4208 5108 + (0x4*n) | 0x4218 5108 + (0x4*n) |
| SCTM_CTCNTR_k (2) | R | 32 | 0x0000 0180 + (0x4*k) | 0x4208 5180 + (0x4*k) | 0x4218 5180 + (0x4*k) |