SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
| Module Name | Base Address | Size |
|---|---|---|
| GPMC_TARG | 0x4400 0100 | 4KiB |
| DMM_P1_TARG | 0x4400 0200 | 4KiB |
| DSP1_SDMA_TARG | 0x4400 0300 | 4KiB |
| L4_CFG_TARG | 0x4400 0500 | 4KiB |
| DSP2_SDMA_TARG | 0x4400 0600 | 4KiB |
| VCP1_TARG | 0x4400 0700 | 4KiB |
| VCP2_TARG | 0x4400 0800 | 4KiB |
| BB2D_TARG | 0x4400 0900 | 4KiB |
| EVE1_TARG | 0x4400 0A00 | 4KiB |
| EVE2_TARG | 0x4400 0B00 | 4KiB |
| L4_PER3_P3_TARG | 0x4400 0E00 | 4KiB |
| OCMC_RAM1_TARG | 0x4400 0F00 | 4KiB |
| IPU1_TARG | 0x4400 1000 | 4KiB |
| IPU2_TARG | 0x4400 1100 | 4KiB |
| GPU_TARG | 0x4400 1200 | 4KiB |
| DMM_P2_TARG | 0x4400 1300 | 4KiB |
| IVA_CONFIG_TARG | 0x4400 1600 | 4KiB |
| OCMC_RAM2_TARG | 0x4400 1700 | 4KiB |
| IVA_SL2IF_TARG | 0x4400 1800 | 4KiB |
| OCMC_RAM3_TARG | 0x4400 1900 | 4KiB |
| L4_PER1_P1_TARG | 0x4400 1C00 | 4KiB |
| L4_WKUP_TARG | 0x4400 1D00 | 4KiB |
| L4_PER1_P2_TARG | 0x4400 1F00 | 4KiB |
| TPCC_TARG | 0x4400 2000 | 4KiB |
| L4_PER1_P3_TARG | 0x4400 2100 | 4KiB |
| MMU1_TARG | 0x4400 2200 | 4KiB |
| L4_PER2_P1_TARG | 0x4400 2300 | 4KiB |
| L4_PER2_P2_TARG | 0x4400 2400 | 4KiB |
| L4_PER2_P3_TARG | 0x4400 2500 | 4KiB |
| L4_PER3_P1_TARG | 0x4400 2600 | 4KiB |
| L4_PER3_P2_TARG | 0x4400 2700 | 4KiB |
| MMU2_TARG | 0x4400 2800 | 4KiB |
| DSS_TARG | 0x4400 2900 | 4KiB |
| TPTC2_TARG | 0x4400 2B00 | 4KiB |
| TPTC1_TARG | 0x4400 2E00 | 4KiB |
| MCASP1_TARG | 0x4400 2F00 | 4KiB |
| MCASP2_TARG | 0x4400 3000 | 4KiB |
| MCASP3_TARG | 0x4400 3100 | 4KiB |
| PCIE1_TARG | 0x4400 3700 | 4KiB |
| PCIE2_TARG | 0x4400 3800 | 4KiB |
| QSPI_TARG | 0x4400 3900 | 4KiB |
| L3_INSTR | 0x4500 0100 | 4KiB |
| DEBUGSS_CT_TBR_TARG | 0x4500 0300 | 4KiB |