SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Figure 8-11 shows the layout of parameter RAM sets as a sequence of 128 entries which are adjacent in memory, and a detailed look into the contents of each parameter RAM.
Figure 8-11 Structure of Parameter RAM Sets and Contents| Acronym | Parameter |
|---|---|
| OPT | Channel Options |
| SRC | Channel Source Address |
| ACNT | Count for 1st Dimension |
| BCNT | Count for 2nd Dimension |
| DST | Channel Destination Address |
| SRCBIDX | Source BCNT Index |
| DSTBIDX | Destination BCNT Index |
| LINK | Link Address |
| BCNTRLD | BCNT Reload |
| SRCCIDX | Source CCNT Index |
| DSTCCIDX | Destination CCNT Index |
| CCNT | Count for 3rd Dimension |
| RSVD | Reserved |
For a detailed explanation of the configuration of DMA PARAM set, see the EVE Programmers Guide, available through a TI representative.