SPRUI30H November 2015 – May 2024 DRA746
This section describes the PCIe PHY DPLL reference clock generator DPLL_PCIE_REF.