| A53SS0 |
A53SS0_cnthpirq0_0 |
GICSS0_ppi0_0_26 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cnthpirq1_0 |
GICSS0_ppi0_1_26 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cnthpirq2_0 |
GICSS0_ppi0_2_26 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cnthpirq3_0 |
GICSS0_ppi0_3_26 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpnsirq0_0 |
GICSS0_ppi0_0_30 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpnsirq1_0 |
GICSS0_ppi0_1_30 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpnsirq2_0 |
GICSS0_ppi0_2_30 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpnsirq3_0 |
GICSS0_ppi0_3_30 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpsirq0_0 |
GICSS0_ppi0_0_29 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpsirq1_0 |
GICSS0_ppi0_1_29 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpsirq2_0 |
GICSS0_ppi0_2_29 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntpsirq3_0 |
GICSS0_ppi0_3_29 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntvirq0_0 |
GICSS0_ppi0_0_27 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntvirq1_0 |
GICSS0_ppi0_1_27 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntvirq2_0 |
GICSS0_ppi0_2_27 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_cntvirq3_0 |
GICSS0_ppi0_3_27 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_commirq0_0 |
GICSS0_ppi0_0_22 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_commirq1_0 |
GICSS0_ppi0_1_22 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_commirq2_0 |
GICSS0_ppi0_2_22 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_commirq3_0 |
GICSS0_ppi0_3_22 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq0_0 |
GICSS0_ppi0_0_24 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq0_0 |
GICSS0_ppi0_1_17 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq0_0 |
GICSS0_ppi0_2_17 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq0_0 |
GICSS0_ppi0_3_17 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq1_0 |
GICSS0_ppi0_0_18 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq1_0 |
GICSS0_ppi0_1_24 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq1_0 |
GICSS0_ppi0_2_18 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq1_0 |
GICSS0_ppi0_3_18 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq2_0 |
GICSS0_ppi0_0_19 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq2_0 |
GICSS0_ppi0_1_19 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq2_0 |
GICSS0_ppi0_2_24 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq2_0 |
GICSS0_ppi0_3_19 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq3_0 |
GICSS0_ppi0_0_20 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq3_0 |
GICSS0_ppi0_1_20 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq3_0 |
GICSS0_ppi0_2_20 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ctiirq3_0 |
GICSS0_ppi0_3_24 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr0_corrected_err_level_0 |
ESM0_esm_lvl_event_24 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr0_uncorrected_err_level_0 |
ESM0_esm_lvl_event_94 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr1_corrected_err_level_0 |
ESM0_esm_lvl_event_25 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr1_uncorrected_err_level_0 |
ESM0_esm_lvl_event_93 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr2_corrected_err_level_0 |
ESM0_esm_lvl_event_45 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr2_uncorrected_err_level_0 |
ESM0_esm_lvl_event_46 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr3_corrected_err_level_0 |
ESM0_esm_lvl_event_47 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr3_uncorrected_err_level_0 |
ESM0_esm_lvl_event_48 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr_corepac_corrected_err_level_0 |
ESM0_esm_lvl_event_26 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_ecc_eccaggr_corepac_uncorrected_err_level_0 |
ESM0_esm_lvl_event_95 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_exterrirq_0 |
ESM0_esm_lvl_event_144 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_interrirq_0 |
ESM0_esm_lvl_event_145 |
ESM0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_pmuirq0_0 |
GICSS0_ppi0_0_23 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_pmuirq1_0 |
GICSS0_ppi0_1_23 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_pmuirq2_0 |
GICSS0_ppi0_2_23 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_pmuirq3_0 |
GICSS0_ppi0_3_23 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_vcpumntirq0_0 |
GICSS0_ppi0_0_25 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_vcpumntirq1_0 |
GICSS0_ppi0_1_25 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_vcpumntirq2_0 |
GICSS0_ppi0_2_25 |
GICSS0 |
A53SS0 interrupt request |
level |
| A53SS0 |
A53SS0_vcpumntirq3_0 |
GICSS0_ppi0_3_25 |
GICSS0 |
A53SS0 interrupt request |
level |