SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| MCU_M4FSS0_CBASS_0 | CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_CORE0 | DAP_CLK | MCU_SYSCLK0 | MCU_M4FSS0_CORE0 Module DAP Clock | |
| VBUS_CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | MCU_M4FSS0_CORE0 Main module clock that drives majority of blocks including M4F in functional mode. | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_CORTEX_M4F_SS_0 | DAP_CLK | MCU_SYSCLK0 | MCU_M4FSS0_CORTEX_M4F_SS_0 Module DAP Clock | |
| VBUS_CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | MCU_M4FSS0_CORTEX_M4F_SS_0 Main module clock that drives majority of blocks including M4F in functional mode. | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_DRAM_0 | CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_ECC_AGGR_0 | CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_IRAM_0 | CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] | |||
| MCU_M4FSS0_RAT_0 | CLK | MCU_SYSCLK0 | MCU_M4FSS_CLKSEL[0:0] | |
| MCU_SYSCLK0/2 | MCU_M4FSS_CLKSEL[0:0] |