SPRUJ42E March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
Trigger Level Register.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| UART0 | 5230 001Ch |
| UART1 | 5230 101Ch |
| UART2 | 5230 201Ch |
| UART3 | 5230 301Ch |
| UART4 | 5230 401Ch |
| UART5 | 5230 501Ch |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RX_FIFO_TRIG_DMA | TX_FIFO_TRIG_DMA | ||||||
| R/W | R/W | ||||||
| 0h | 0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:8 | RESERVED | NONE | 0h | Reserved |
| 7:4 | RX_FIFO_TRIG_DMA | R/W | 0h | Receive FIFO trigger level |
| 3:0 | TX_FIFO_TRIG_DMA | R/W | 0h | Transmit FIFO trigger level |