SPRUJ42E March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
This register Masks selected interrupt soures from generating the Aggregated TPCC0 Error Interrupt.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MSS_CTRL | 50D1 8000h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_READ_ACCESS_ERROR | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_READ_ACCESS_ERROR | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_READ_ACCESS_ERROR | ||||
| NONE | R/W | R/W | R/W | ||||
| 0h | 0h | 0h | 0h | ||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_WRITE_ACCESS_ERROR | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_WRITE_ACCESS_ERROR | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_WRITE_ACCESS_ERROR | ||||
| NONE | R/W | R/W | R/W | ||||
| 0h | 0h | 0h | 0h | ||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_PAR_ERR | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_ERR | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_ERR | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_MPINT | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_ERRINT | ||
| NONE | R/W | R/W | R/W | R/W | R/W | ||
| 0h | 0h | 0h | 0h | 0h | 0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:27 | RESERVED | NONE | 0h | Reserved |
| 26 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_READ_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPTC_A1 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 25 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_READ_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPTC_A0 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 24 | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_READ_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPCC_A to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 23:19 | RESERVED | NONE | 0h | Reserved |
| 18 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_WRITE_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPTC_A1 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 17 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_WRITE_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPTC_A0 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 16 | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_WRITE_ACCESS_ERROR | R/W | 0h | Mask Error from MSS_TPCC_A to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 15:5 | RESERVED | NONE | 0h | Reserved |
| 4 | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_PAR_ERR | R/W | 0h | Mask Error from MSS_TPCC_A to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 3 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A1_ERR | R/W | 0h | Mask Error from MSS_TPTC_A1 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 2 | MSS_TPCC_A_ERRAGG_MASK_TPTC_A0_ERR | R/W | 0h | Mask Error from MSS_TPTC_A0 to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 1 | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_MPINT | R/W | 0h | Mask Error from MSS_TPCC_A to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |
| 0 | MSS_TPCC_A_ERRAGG_MASK_TPCC_A_ERRINT | R/W | 0h | Mask Error from MSS_TPCC_A to aggregated Error MSS_TPCC_A_ERRAGG 1'b1 : Error is Masked 1'b0 : Error is Unmasked |