SPRUJF2A March 2026 – March 2026 AM13E23019
The DEBUGSS architecture is given in Figure 33-1.
The debug probe's physical interface interacts with the Arm Serial Wire Debug and JTAG Debug Port (SWJ-DP) to gain access to the debug access port bus interconnect (DAPBUSIC) when the SWJ-DP is enabled. The SWJ-DP is a combined JTAG-DP and SW-DP, enabling access to either a SWD or JTAG probe to a target. From TI, devices ship with the SWJ-DP enabled to allow debug access to the device for development and production programming, but the SWJ-DP can be configured to be permanently disabled through the boot configuration policy (see Section 33.1.2.3).
The DAPBUSIC enables a debug probe to access one or more debug Access Ports (APs). For a debug probe to be able to communicate with an access port, the SWJ-DP debug port must not be disabled by the device boot configuration policy, and the target access port must also not be disabled by the boot configuration policy. The available access ports are given in Section 33.1.1.3.
The SWD/JTAG and SWJ-DP also contain signaling to the PMCU module to support debug-generated resets and operating mode changes (see Section 33.1.2.2).