SPRUJF2A March 2026 – March 2026 AM13E23019
The SPI functional clock SPIclk is selected and divided from the clock sourced to this module.
The SPI module must be enabled before being configured for use by using the ENABLE bit in the UNICOMM_REGS PWREN register. When the SPI is being setup or the configuration is being changed, the ENABLE bit needs to be cleared to avoid unpredictable behavior during the updates or the first data received or transmitted following an update.
The maximum SPI frequency supported with controller and peripheral mode depends on the device clock option and IO option. Please refer to specific device data sheet spec for more information.