SPRUJF2A March 2026 – March 2026 AM13E23019
Burst mode is only available for Advanced UNICOMM-I2CC instances.
The UNICOMM-I2CC burst mode allows a sequence of data transfers using DMA or software to transmit or receive the data in the FIFOs. Burst mode is enabled by setting the CTR.BLEN bits in the I2CC CTR register to a value 'N', where 'N' must be greater then '1'. This field sets the number of bytes transferred by a burst. A copy of this value is automatically written to the SR.BCNT bits in the I2CC status register to be used as a down-counter during burst transfer. The RXDONE and TXDONE interrupt flags are set after a burst of 'N' data bytes has been sent.
In the event that one of the data bytes is NACK'd during an I2CC burst sequence: