SPRUJF2A March 2026 – March 2026 AM13E23019
Table 27-43 lists the memory-mapped registers for the EPI_REGS_SDRAMCFG registers. All register offset addresses not listed in Table 27-43 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 10h | EPISDRAMCFG | EPI SDRAM Configuration | Go |
Complex bit access types are encoded to fit into small table cells. Table 27-44 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
EPISDRAMCFG is shown in Figure 27-58 and described in Table 27-45.
Return to the Summary Table.
EPI SDRAM Configuration
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| FREQ | RESERVED | RFSH | |||||
| R/W-2h | R-0h | R/W-2EEh | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RFSH | |||||||
| R/W-2EEh | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | SLEEP | RESERVED | |||||
| R-0h | R/W-0h | R-0h | |||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | SIZE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | FREQ | R/W | 2h | This field configures the frequency range used for delay references by internal counters. This EPI frequency is the system frequency with the divider programmed by the COUNT0 bit in the EPIBAUDn register bit. This field affects the power up, precharge, and auto refresh delays. This field does not affect the refresh counting, which is configured separately using the RFSH field (and is based on system clock rate and number of rows per bank). The ranges are: Reset type: SYSRSn 0h (R/W) = 0 to 15 MHz 1h (R/W) = 15 to 30 MHz 2h (R/W) = 30 to 50 MHz 3h (R/W) = 50 to 100 MHz |
| 29-27 | RESERVED | R | 0h | Reserved Reset type: SYSRSn |
| 26-16 | RFSH | R/W | 2EEh | This field contains the refresh counter in EPI clocks. The reset value of 0x2EE provides a refresh period of 64 ms when using a 50 MHz EPI clock. Reset type: SYSRSn |
| 15-10 | RESERVED | R | 0h | Reserved Reset type: SYSRSn |
| 9 | SLEEP | R/W | 0h | Sleep Mode Reset type: SYSRSn 0h (R/W) = No effect. 1h (R/W) = The SDRAM is put into low power state, but is self-refreshed. |
| 8-2 | RESERVED | R | 0h | Reserved Reset type: SYSRSn |
| 1-0 | SIZE | R/W | 0h | The value of this field affects address pins and behavior. Reset type: SYSRSn 0h (R/W) = 64 megabits (8MB) 1h (R/W) = 128 megabits (16MB) 2h (R/W) = 256 megabits (32MB) 3h (R/W) = 512 megabits (64MB) |