SPRUJF2A March 2026 – March 2026 AM13E23019
The debug access ports in the DEBUGSS are given in Table 33-1.
| APSEL | AP | Port Description | Purpose |
|---|---|---|---|
| 0x0 | AHB-AP | CPUSS debug access port | Debug of the processor and peripherals |
| 0x1 | CFG-AP | Configuration access port | Access device type information |
| 0x2 | SEC-AP | Security access port | Communicate with boot code and access device security information |
| 0x3 | ET-AP | EnergyTrace™ technology access port | Read the power state data from EnergyTrace technology for power aware debug |
| 0x4 | PWR-AP | Power access port | Configure the device power states (interfaces with PMCU/SYSCTL) |
The AHB-AP, PWR-AP, and ET-AP provide the complete device debug functionality (processor debug, peripheral and memory bus access, power state control, and processor state). See Section 33.1.2.1 for more information.
The CFG-AP provides device information to the debug probe so that the debug probe can identify device characteristics, including the device part number and the device revision.
The SEC-AP provides access to the mailbox for communicating with software running on the device through JTAG/SWD. See Section 33.1.2.4 for more information.