SPRUJF2A March 2026 – March 2026 AM13E23019
The SYSCTL module provides nonmaskable interrupt sources which can be configured to source a nonmaskable interrupt event (NMI). In order of decreasing interrupt priority, the CPU events from SYSCTL are provided in the table below.
| Index (IIDX) | Name | Description |
|---|---|---|
| 0 (Highest Priority) | NONE | No NMI pending. |
| 1 | RESERVED | Reserved. |
| 2 | WWDT0 | A WWDT0 violation occurred. |
| 3 | SECURITY | Privileged/Unprivileged resource access ciolation (Flash/RAM/Peripherals) occurred. |
| 4 | FLASHDED | Indicates that a flash memory double-bit uncorrectable error is detected. |
| 5 | SRAMPAR | Indicates that an SRAM parity error is detected. |
| 6 | TMUROMPAR | Indicates that a TMU ROM parity error is detected. |
| 7 (Lowest Priority) | SYSMEMACC | Indicates that a SYSMEM access error is detected. |
The CPU nonmaskable interrupt event configuration is managed with the NMIIIDX, NMIRIS, NMIISET, and NMIICLR registers.