SPRUJF2A March 2026 – March 2026 AM13E23019
In SHUTDOWN mode, core clocks are not available. The core regulator is completely disabled and all SRAM and register contents are lost, with the exception of the general-purpose memory in SYSCTL that can be used to store state information. The BOR and bandgap circuit are disabled.
Specific IO configuration settings are retained in the SHUTDOWN operating mode.
The device can wake through a wake-up capable IO, a debug connection, or NRST.
SHUTDOWN mode has the lowest current consumption of any operating mode. Exiting SHUTDOWN mode triggers a BOR.