SPRUJF2A March 2026 – March 2026 AM13E23019
In STOP mode, the PD1 power domain is switched off and CPU, DMA, SRAM, FLASH, PLL, XTAL, and PD1 peripherals are disabled and kept in retention mode. The VDDC domain voltage is reduced to 10% as the active PD0 peripherals operate at 4MHz, supplied by SYSOSC appropriately divided to get the lower clock output.
During STOP mode operation, the SYSPLL/XTAL/HFCLKIN are switched off.