SPRUJF2A March 2026 – March 2026 AM13E23019
In STANDBY mode, the PD1 power domain is switched off and CPU, DMA, SRAM, FLASH, PLL, XTAL, and PD1 peripherals are disabled and kept in retention mode. VDDC supply voltage is reduced to 10% and active PD0 peripherals operate at a maximum frequency of 32KHz, supplied by LFOSC. High-speed oscillators such as SYSPLL, XTAL, HFCLK_IN and SYSOSC are disabled. A GPIO toggle can wake the device from this mode.
There are 2 policy options for STANDBY mode: STANDBY0 and STANDBY1.