SWCU192 November   2021 CC1312R7 , CC1352P7 , CC2652P7 , CC2652R7

 

  1.   1
    1.     2
    2.     3
    3.     4
    4.     5
    5.     6
  2.   7
    1.     8
    2.     9
    3.     10
      1.      11
        1.       12
        2.       13
        3.       14
        4.       15
      2.      16
        1.       17
        2.       18
        3.       19
      3.      20
      4.      21
      5.      22
        1.       23
        2.       24
      6.      25
      7.      26
      8.      27
        1.       28
        2.       29
        3.       30
        4.       31
      9.      32
      10.      33
      11.      34
      12.      35
      13.      36
        1.       37
          1.        38
          2.        39
          3.        40
          4.        41
        2.       42
  3.   43
    1.     44
    2.     45
    3.     46
      1.      47
      2.      48
      3.      49
      4.      50
      5.      51
      6.      52
    4.     53
      1.      54
      2.      55
      3.      56
      4.      57
    5.     58
      1.      59
      2.      60
        1.       61
        2.       62
        3.       63
        4.       64
        5.       65
        6.       66
        7.       67
        8.       68
        9.       69
        10.       70
        11.       71
        12.       72
        13.       73
        14.       74
        15.       75
        16.       76
        17.       77
        18.       78
        19.       79
        20.       80
        21.       81
    6.     82
      1.      83
      2.      84
      3.      85
    7.     86
      1.      87
      2.      88
        1.       89
        2.       90
          1.        91
          2.        92
          3.        93
        3.       94
        4.       95
        5.       96
        6.       97
          1.        98
          2.        99
          3.        100
        7.       101
      3.      102
        1.       103
          1.        104
    8.     105
      1.      106
      2.      107
      3.      108
    9.     109
      1.      110
      2.      111
      3.      112
      4.      113
      5.      114
  4.   115
    1.     116
  5.   117
    1.     118
    2.     119
      1.      120
      2.      121
        1.       122
        2.       123
      3.      124
      4.      125
      5.      126
      6.      127
      7.      128
  6.   129
    1.     130
      1.      131
      2.      132
      3.      133
      4.      134
      5.      135
      6.      136
      7.      137
        1.       138
        2.       139
    2.     140
      1.      141
      2.      142
      3.      143
      4.      144
    3.     145
      1.      146
      2.      147
        1.       148
    4.     149
      1.      150
      2.      151
        1.       152
        2.       153
        3.       154
    5.     155
      1.      156
      2.      157
        1.       158
        2.       159
        3.       160
    6.     161
    7.     162
      1.      163
      2.      164
  7.   165
    1.     166
    2.     167
      1.      168
        1.       169
      2.      170
        1.       171
        2.       172
        3.       173
    3.     174
      1.      175
        1.       176
        2.       177
      2.      178
        1.       179
        2.       180
        3.       181
        4.       182
        5.       183
        6.       184
        7.       185
        8.       186
      3.      187
      4.      188
        1.       189
          1.        190
          2.        191
          3.        192
        2.       193
          1.        194
        3.       195
          1.        196
    4.     197
    5.     198
    6.     199
    7.     200
    8.     201
    9.     202
    10.     203
  8.   204
    1.     205
    2.     206
    3.     207
      1.      208
    4.     209
      1.      210
        1.       211
      2.      212
        1.       213
    5.     214
      1.      215
        1.       216
      2.      217
        1.       218
        2.       219
        3.       220
      3.      221
    6.     222
      1.      223
      2.      224
      3.      225
      4.      226
      5.      227
    7.     228
      1.      229
        1.       230
        2.       231
        3.       232
      2.      233
      3.      234
    8.     235
      1.      236
      2.      237
      3.      238
  9.   239
    1.     240
    2.     241
      1.      242
        1.       243
        2.       244
        3.       245
      2.      246
      3.      247
      4.      248
    3.     249
      1.      250
      2.      251
        1.       252
        2.       253
        3.       254
    4.     255
    5.     256
      1.      257
      2.      258
      3.      259
      4.      260
    6.     261
    7.     262
      1.      263
      2.      264
  10.   265
    1.     266
    2.     267
    3.     268
    4.     269
    5.     270
    6.     271
    7.     272
      1.      273
      2.      274
  11.   275
    1.     276
      1.      277
      2.      278
    2.     279
      1.      280
        1.       281
      2.      282
        1.       283
          1.        284
        2.       285
      3.      286
        1.       287
        2.       288
        3.       289
        4.       290
        5.       291
        6.       292
        7.       293
        8.       294
        9.       295
        10.       296
        11.       297
        12.       298
        13.       299
  12.   300
    1.     301
    2.     302
      1.      303
    3.     304
    4.     305
      1.      306
  13.   307
    1.     308
    2.     309
      1.      310
      2.      311
    3.     312
    4.     313
      1.      314
      2.      315
      3.      316
    5.     317
      1.      318
      2.      319
      3.      320
        1.       321
        2.       322
      4.      323
        1.       324
          1.        325
        2.       326
          1.        327
        3.       328
      5.      329
        1.       330
        2.       331
        3.       332
        4.       333
        5.       334
      6.      335
        1.       336
        2.       337
        3.       338
        4.       339
        5.       340
    6.     341
      1.      342
      2.      343
    7.     344
      1.      345
      2.      346
        1.       347
        2.       348
        3.       349
      3.      350
        1.       351
        2.       352
          1.        353
          2.        354
          3.        355
        3.       356
          1.        357
        4.       358
          1.        359
          2.        360
      4.      361
        1.       362
        2.       363
          1.        364
        3.       365
          1.        366
          2.        367
          3.        368
          4.        369
        4.       370
          1.        371
        5.       372
          1.        373
        6.       374
          1.        375
      5.      376
        1.       377
        2.       378
        3.       379
          1.        380
          2.        381
            1.         382
          3.        383
            1.         384
            2.         385
              1.          386
              2.          387
              3.          388
              4.          389
              5.          390
              6.          391
              7.          392
              8.          393
            3.         394
            4.         395
            5.         396
    8.     397
      1.      398
        1.       399
        2.       400
      2.      401
    9.     402
      1.      403
  14.   404
    1.     405
    2.     406
    3.     407
      1.      408
      2.      409
      3.      410
      4.      411
    4.     412
      1.      413
    5.     414
    6.     415
    7.     416
    8.     417
    9.     418
      1.      419
        1.       420
        2.       421
    10.     422
      1.      423
      2.      424
      3.      425
  15.   426
    1.     427
    2.     428
    3.     429
      1.      430
      2.      431
      3.      432
      4.      433
        1.       434
        2.       435
      5.      436
      6.      437
        1.       438
        2.       439
        3.       440
        4.       441
        5.       442
        6.       443
      7.      444
      8.      445
      9.      446
      10.      447
    4.     448
      1.      449
      2.      450
        1.       451
        2.       452
        3.       453
    5.     454
      1.      455
  16.   456
    1.     457
    2.     458
    3.     459
      1.      460
      2.      461
        1.       462
        2.       463
        3.       464
        4.       465
        5.       466
      3.      467
      4.      468
    4.     469
      1.      470
      2.      471
      3.      472
      4.      473
      5.      474
    5.     475
      1.      476
  17.   477
    1.     478
    2.     479
      1.      480
      2.      481
      3.      482
        1.       483
      4.      484
    3.     485
      1.      486
      2.      487
      3.      488
    4.     489
      1.      490
  18.   491
    1.     492
    2.     493
    3.     494
    4.     495
      1.      496
  19.   497
    1.     498
    2.     499
    3.     500
    4.     501
    5.     502
      1.      503
      2.      504
      3.      505
    6.     506
      1.      507
        1.       508
        2.       509
        3.       510
          1.        511
          2.        512
    7.     513
      1.      514
  20.   515
    1.     516
      1.      517
    2.     518
      1.      519
        1.       520
      2.      521
        1.       522
        2.       523
      3.      524
      4.      525
    3.     526
      1.      527
        1.       528
        2.       529
        3.       530
        4.       531
      2.      532
        1.       533
          1.        534
        2.       535
          1.        536
          2.        537
        3.       538
          1.        539
        4.       540
          1.        541
          2.        542
          3.        543
        5.       544
        6.       545
        7.       546
        8.       547
        9.       548
        10.       549
    4.     550
      1.      551
        1.       552
      2.      553
        1.       554
        2.       555
          1.        556
          2.        557
          3.        558
          4.        559
          5.        560
      3.      561
        1.       562
        2.       563
        3.       564
      4.      565
        1.       566
        2.       567
          1.        568
          2.        569
          3.        570
      5.      571
        1.       572
        2.       573
          1.        574
          2.        575
          3.        576
          4.        577
            1.         578
            2.         579
          5.        580
          6.        581
        3.       582
          1.        583
          2.        584
          3.        585
            1.         586
            2.         587
            3.         588
            4.         589
          4.        590
      6.      591
        1.       592
        2.       593
      7.      594
        1.       595
        2.       596
          1.        597
          2.        598
          3.        599
          4.        600
          5.        601
            1.         602
              1.          603
            2.         604
              1.          605
            3.         606
              1.          607
          6.        608
    5.     609
      1.      610
        1.       611
        2.       612
      2.      613
        1.       614
        2.       615
          1.        616
          2.        617
          3.        618
          4.        619
          5.        620
          6.        621
          7.        622
          8.        623
      3.      624
        1.       625
        2.       626
          1.        627
          2.        628
          3.        629
          4.        630
      4.      631
        1.       632
        2.       633
          1.        634
          2.        635
          3.        636
            1.         637
            2.         638
      5.      639
        1.       640
        2.       641
          1.        642
          2.        643
          3.        644
            1.         645
            2.         646
            3.         647
          4.        648
            1.         649
            2.         650
            3.         651
            4.         652
          5.        653
          6.        654
      6.      655
        1.       656
        2.       657
          1.        658
          2.        659
          3.        660
          4.        661
          5.        662
    6.     663
      1.      664
        1.       665
        2.       666
          1.        667
            1.         668
            2.         669
      2.      670
      3.      671
      4.      672
      5.      673
      6.      674
      7.      675
    7.     676
    8.     677
      1.      678
      2.      679
      3.      680
      4.      681
      5.      682
      6.      683
      7.      684
      8.      685
      9.      686
      10.      687
      11.      688
      12.      689
  21.   690
    1.     691
    2.     692
    3.     693
      1.      694
  22.   695
    1.     696
    2.     697
    3.     698
    4.     699
      1.      700
      2.      701
      3.      702
      4.      703
        1.       704
        2.       705
          1.        706
          2.        707
      5.      708
      6.      709
      7.      710
    5.     711
    6.     712
    7.     713
      1.      714
  23.   715
    1.     716
    2.     717
    3.     718
    4.     719
      1.      720
      2.      721
        1.       722
        2.       723
      3.      724
      4.      725
        1.       726
        2.       727
          1.        728
          2.        729
        3.       730
        4.       731
        5.       732
        6.       733
        7.       734
    5.     735
    6.     736
    7.     737
      1.      738
  24.   739
    1.     740
    2.     741
    3.     742
      1.      743
        1.       744
        2.       745
        3.       746
        4.       747
        5.       748
      2.      749
        1.       750
      3.      751
        1.       752
        2.       753
      4.      754
      5.      755
        1.       756
        2.       757
    4.     758
    5.     759
      1.      760
  25.   761
    1.     762
    2.     763
    3.     764
    4.     765
      1.      766
        1.       767
      2.      768
      3.      769
      4.      770
        1.       771
      5.      772
        1.       773
      6.      774
        1.       775
      7.      776
        1.       777
      8.      778
        1.       779
        2.       780
    5.     781
      1.      782
      2.      783
      3.      784
      4.      785
        1.       786
        2.       787
        3.       788
    6.     789
      1.      790
      2.      791
      3.      792
      4.      793
    7.     794
    8.     795
      1.      796
      2.      797
    9.     798
      1.      799
  26.   800
    1.     801
      1.      802
    2.     803
      1.      804
      2.      805
      3.      806
        1.       807
        2.       808
        3.       809
      4.      810
        1.       811
        2.       812
        3.       813
    3.     814
      1.      815
      2.      816
        1.       817
        2.       818
        3.       819
        4.       820
        5.       821
          1.        822
          2.        823
          3.        824
        6.       825
          1.        826
        7.       827
          1.        828
          2.        829
          3.        830
          4.        831
        8.       832
      3.      833
        1.       834
          1.        835
          2.        836
          3.        837
          4.        838
          5.        839
          6.        840
          7.        841
          8.        842
          9.        843
          10.        844
          11.        845
          12.        846
          13.        847
          14.        848
        2.       849
          1.        850
          2.        851
          3.        852
          4.        853
          5.        854
          6.        855
          7.        856
          8.        857
          9.        858
          10.        859
          11.        860
          12.        861
          13.        862
          14.        863
          15.        864
          16.        865
          17.        866
          18.        867
          19.        868
          20.        869
      4.      870
        1.       871
        2.       872
        3.       873
        4.       874
        5.       875
    4.     876
      1.      877
        1.       878
        2.       879
        3.       880
        4.       881
        5.       882
      2.      883
        1.       884
        2.       885
    5.     886
      1.      887
        1.       888
        2.       889
        3.       890
        4.       891
      2.      892
      3.      893
        1.       894
        2.       895
      4.      896
        1.       897
          1.        898
            1.         899
            2.         900
          2.        901
          3.        902
          4.        903
          5.        904
        2.       905
        3.       906
        4.       907
        5.       908
        6.       909
      5.      910
        1.       911
        2.       912
        3.       913
        4.       914
        5.       915
        6.       916
    6.     917
      1.      918
        1.       919
          1.        920
        2.       921
        3.       922
        4.       923
      2.      924
    7.     925
      1.      926
      2.      927
    8.     928
      1.      929
      2.      930
      3.      931
      4.      932
      5.      933
      6.      934
      7.      935
      8.      936
        1.       937
        2.       938
        3.       939
        4.       940
      9.      941
        1.       942
        2.       943
        3.       944
      10.      945
        1.       946
        2.       947
        3.       948
        4.       949
        5.       950
      11.      951
        1.       952
        2.       953
        3.       954
        4.       955
        5.       956
      12.      957
      13.      958
      14.      959
      15.      960
      16.      961
      17.      962
    9.     963
      1.      964
    10.     965
      1.      966
      2.      967
        1.       968
          1.        969
        2.       970
        3.       971
      3.      972
      4.      973
        1.       974
        2.       975
      5.      976
        1.       977
        2.       978
          1.        979
        3.       980
          1.        981
          2.        982
        4.       983
          1.        984
          2.        985
        5.       986
          1.        987
          2.        988
          3.        989
      6.      990
        1.       991
        2.       992
    11.     993
      1.      994
      2.      995
      3.      996
  27.   997

AUX_TDC Registers

#AUX_TDC_AUX_TDC_MMAP_AUX_TDC_TABLE_1 lists the memory-mapped registers for the AUX_TDC registers. All register offset addresses not listed in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_TABLE_1 should be considered as reserved locations and the register contents should not be modified.

Complex bit access types are encoded to fit into small table cells. #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_LEGEND shows the codes that are used for access types in this section.

Table 20-114 AUX_TDC Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

20.8.5.1 CTL Register (Offset = 0h) [Reset = 00000000h]

CTL is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_CTL_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_CTL_TABLE.

Return to the Summary Table.

Control

Figure 20-101 CTL Register
31302928272625242322212019181716
RESERVED
R-0h
1514131211109876543210
RESERVEDCMD
R-0hW-0h
Table 20-115 CTL Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0CMDW0hTDC commands.

0h = Clear STAT.SAT, STAT.DONE, and RESULT.VALUE.
This is not needed as prerequisite for a measurement. Reliable clear is only guaranteed from IDLE state.

1h = Synchronous counter start.
The counter looks for the opposite edge of the selected start event before it starts to count when the selected edge occurs. This guarantees an edge-triggered start and is recommended for frequency measurements.

2h = Asynchronous counter start.
The counter starts to count when the start event is high. To achieve precise edge-to-edge measurements you must ensure that the start event is low for at least 420 ns after you write this command.

3h = Force TDC state machine back to IDLE state.
Never write this command while AUX_TDC:STAT.STATE equals CLR_CNT or WAIT_CLR_CNT_DONE.

20.8.5.2 STAT Register (Offset = 4h) [Reset = 00000006h]

STAT is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_STAT_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_STAT_TABLE.

Return to the Summary Table.

Status

Figure 20-102 STAT Register
3130292827262524
RESERVED
R-0h
2322212019181716
RESERVED
R-0h
15141312111098
RESERVED
R-0h
76543210
SATDONESTATE
R-0hR-0hR-6h
Table 20-116 STAT Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7SATR0hTDC measurement saturation flag.
0: Conversion has not saturated.
1: Conversion stopped due to saturation.
This field is cleared when a new measurement is started or when CLR_RESULT is written to CTL.CMD.
6DONER0hTDC measurement complete flag.
0: TDC measurement has not yet completed.
1: TDC measurement has completed.
This field clears when a new TDC measurement starts or when you write CLR_RESULT to CTL.CMD.
5-0STATER6hTDC state machine status.

0h = Current state is TDC_STATE_WAIT_START.
The fast-counter circuit looks for the start condition. The state machine waits for the fast-counter to increment.

4h = Current state is TDC_STATE_WAIT_STARTSTOPCNTEN.
The fast-counter circuit looks for the start condition. The state machine waits for the fast-counter to increment.

6h = Current state is TDC_STATE_IDLE.
This is the default state after reset and abortion. State will change when you write CTL.CMD to either RUN_SYNC_START or RUN.

7h = Current state is TDC_STATE_CLRCNT. The fast-counter circuit is reset.

8h = Current state is TDC_STATE_WAIT_STOP.
The state machine waits for the fast-counter circuit to stop.

Ch = Current state is TDC_STATE_WAIT_STOPCNTDOWN.
The fast-counter circuit looks for the stop condition. It will ignore a number of stop events configured in TRIGCNTLOAD.CNT.

Eh = Current state is TDC_STATE_GETRESULTS.
The state machine copies the counter value from the fast-counter circuit.

Fh = Current state is TDC_STATE_POR.
This is the reset state.

16h = Current state is TDC_STATE_WAIT_CLRCNT_DONE.
The state machine waits for fast-counter circuit to finish reset.

1Eh = Current state is TDC_WAIT_STARTFALL.
The fast-counter circuit waits for a falling edge on the start event.

2Eh = Current state is TDC_FORCESTOP.
You wrote ABORT to CTL.CMD to abort the TDC measurement.

20.8.5.3 RESULT Register (Offset = 8h) [Reset = 00000002h]

RESULT is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_RESULT_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_RESULT_TABLE.

Return to the Summary Table.

Result
Result of last TDC conversion.

Figure 20-103 RESULT Register
31302928272625242322212019181716
RESERVEDVALUE
R-0hR-2h
1514131211109876543210
VALUE
R-2h
Table 20-117 RESULT Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR0hReserved
24-0VALUER2hTDC conversion result.
The result of the TDC conversion is given in number of clock edges of the clock source selected in DDI_0_OSC:CTL0.ACLK_TDC_SRC_SEL. Both rising and falling edges are counted.
If TDC counter saturates, VALUE is slightly higher than SATCFG.LIMIT, as it takes a non-zero time to stop the measurement. Hence, the maximum value of this field becomes slightly higher than 224 if you configure SATCFG.LIMIT to R24.

20.8.5.4 SATCFG Register (Offset = Ch) [Reset = 0000000Fh]

SATCFG is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_SATCFG_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_SATCFG_TABLE.

Return to the Summary Table.

Saturation Configuration

Figure 20-104 SATCFG Register
31302928272625242322212019181716
RESERVED
R-0h
1514131211109876543210
RESERVEDLIMIT
R-0hR/W-Fh
Table 20-118 SATCFG Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0LIMITR/WFhSaturation limit.
The flag STAT.SAT is set when the TDC counter saturates.
Values not enumerated are not supported

3h = Result bit 12: TDC conversion saturates and stops when RESULT.VALUE[12] is set.

4h = Result bit 13: TDC conversion saturates and stops when RESULT.VALUE[13] is set.

5h = Result bit 14: TDC conversion saturates and stops when RESULT.VALUE[14] is set.

6h = Result bit 15: TDC conversion saturates and stops when RESULT.VALUE[15] is set.

7h = Result bit 16: TDC conversion saturates and stops when RESULT.VALUE[16] is set.

8h = Result bit 17: TDC conversion saturates and stops when RESULT.VALUE[17] is set.

9h = Result bit 18: TDC conversion saturates and stops when RESULT.VALUE[18] is set.

Ah = Result bit 19: TDC conversion saturates and stops when RESULT.VALUE[19] is set.

Bh = Result bit 20: TDC conversion saturates and stops when RESULT.VALUE[20] is set.

Ch = Result bit 21: TDC conversion saturates and stops when RESULT.VALUE[21] is set.

Dh = Result bit 22: TDC conversion saturates and stops when RESULT.VALUE[22] is set.

Eh = Result bit 23: TDC conversion saturates and stops when RESULT.VALUE[23] is set.

Fh = Result bit 24: TDC conversion saturates and stops when RESULT.VALUE[24] is set.

20.8.5.5 TRIGSRC Register (Offset = 10h) [Reset = 00000000h]

TRIGSRC is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGSRC_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGSRC_TABLE.

Return to the Summary Table.

Trigger Source
Select source and polarity for TDC start and stop events. See the Technical Reference Manual for event timing requirements.

Figure 20-105 TRIGSRC Register
3130292827262524
RESERVED
R-0h
2322212019181716
RESERVED
R-0h
15141312111098
RESERVEDSTOP_POLSTOP_SRC
R-0hR/W-0hR/W-0h
76543210
RESERVEDSTART_POLSTART_SRC
R-0hR/W-0hR/W-0h
Table 20-119 TRIGSRC Register Field Descriptions
BitFieldTypeResetDescription
31-15RESERVEDR0hReserved
14STOP_POLR/W0hPolarity of stop source.
Change only while STAT.STATE is IDLE.

0h = TDC conversion stops when high level is detected.

1h = TDC conversion stops when low level is detected.

13-8STOP_SRCR/W0hSelect stop source from the asynchronous AUX event bus.
Change only while STAT.STATE is IDLE.

0h = AUX_EVCTL:EVSTAT0.AUXIO0

1h = AUX_EVCTL:EVSTAT0.AUXIO1

2h = AUX_EVCTL:EVSTAT0.AUXIO2

3h = AUX_EVCTL:EVSTAT0.AUXIO3

4h = AUX_EVCTL:EVSTAT0.AUXIO4

5h = AUX_EVCTL:EVSTAT0.AUXIO5

6h = AUX_EVCTL:EVSTAT0.AUXIO6

7h = AUX_EVCTL:EVSTAT0.AUXIO7

8h = AUX_EVCTL:EVSTAT0.AUXIO8

9h = AUX_EVCTL:EVSTAT0.AUXIO9

Ah = AUX_EVCTL:EVSTAT0.AUXIO10

Bh = AUX_EVCTL:EVSTAT0.AUXIO11

Ch = AUX_EVCTL:EVSTAT0.AUXIO12

Dh = AUX_EVCTL:EVSTAT0.AUXIO13

Eh = AUX_EVCTL:EVSTAT0.AUXIO14

Fh = AUX_EVCTL:EVSTAT0.AUXIO15

10h = AUX_EVCTL:EVSTAT1.AUXIO16

11h = AUX_EVCTL:EVSTAT1.AUXIO17

12h = AUX_EVCTL:EVSTAT1.AUXIO18

13h = AUX_EVCTL:EVSTAT1.AUXIO19

14h = AUX_EVCTL:EVSTAT1.AUXIO20

15h = AUX_EVCTL:EVSTAT1.AUXIO21

16h = AUX_EVCTL:EVSTAT1.AUXIO22

17h = AUX_EVCTL:EVSTAT1.AUXIO23

18h = AUX_EVCTL:EVSTAT1.AUXIO24

19h = AUX_EVCTL:EVSTAT1.AUXIO25

1Ah = AUX_EVCTL:EVSTAT1.AUXIO26

1Bh = AUX_EVCTL:EVSTAT1.AUXIO27

1Ch = AUX_EVCTL:EVSTAT1.AUXIO28

1Dh = AUX_EVCTL:EVSTAT1.AUXIO29

1Eh = AUX_EVCTL:EVSTAT1.AUXIO30

1Fh = AUX_EVCTL:EVSTAT1.AUXIO31

20h = AUX_EVCTL:EVSTAT2.MANUAL_EV

21h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2

22h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2_DLY

23h = AUX_EVCTL:EVSTAT2.AON_RTC_4KHZ

24h = AUX_EVCTL:EVSTAT2.AON_BATMON_BAT_UPD

25h = AUX_EVCTL:EVSTAT2.AON_BATMON_TEMP_UPD

26h = AUX_EVCTL:EVSTAT2.SCLK_LF

27h = AUX_EVCTL:EVSTAT2.PWR_DWN

28h = AUX_EVCTL:EVSTAT2.MCU_ACTIVE

29h = AUX_EVCTL:EVSTAT2.VDDR_RECHARGE

2Ah = AUX_EVCTL:EVSTAT2.ACLK_REF

2Bh = AUX_EVCTL:EVSTAT2.MCU_EV

2Ch = AUX_EVCTL:EVSTAT2.MCU_OBSMUX0

2Dh = AUX_EVCTL:EVSTAT2.MCU_OBSMUX1

2Eh = AUX_EVCTL:EVSTAT2.AUX_COMPA

2Fh = AUX_EVCTL:EVSTAT2.AUX_COMPB

30h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV0

31h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV1

32h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV2

33h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV3

34h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_PULSE

35h = AUX_EVCTL:EVSTAT3.AUX_TIMER1_EV

36h = AUX_EVCTL:EVSTAT3.AUX_TIMER0_EV

37h = AUX_EVCTL:EVSTAT3.AUX_TDC_DONE

38h = AUX_EVCTL:EVSTAT3.AUX_ISRC_RESET_N

39h = AUX_EVCTL:EVSTAT3.AUX_ADC_DONE

3Ah = AUX_EVCTL:EVSTAT3.AUX_ADC_IRQ

3Bh = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_ALMOST_FULL

3Ch = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_NOT_EMPTY

3Dh = AUX_EVCTL:EVSTAT3.AUX_SMPH_AUTOTAKE_DONE

3Eh = Select TDC Prescaler event which is generated by configuration of PRECTL.

3Fh = No event.

7RESERVEDR0hReserved
6START_POLR/W0hPolarity of start source.
Change only while STAT.STATE is IDLE.

0h = TDC conversion starts when high level is detected.

1h = TDC conversion starts when low level is detected.

5-0START_SRCR/W0hSelect start source from the asynchronous AUX event bus.
Change only while STAT.STATE is IDLE.

0h = AUX_EVCTL:EVSTAT0.AUXIO0

1h = AUX_EVCTL:EVSTAT0.AUXIO1

2h = AUX_EVCTL:EVSTAT0.AUXIO2

3h = AUX_EVCTL:EVSTAT0.AUXIO3

4h = AUX_EVCTL:EVSTAT0.AUXIO4

5h = AUX_EVCTL:EVSTAT0.AUXIO5

6h = AUX_EVCTL:EVSTAT0.AUXIO6

7h = AUX_EVCTL:EVSTAT0.AUXIO7

8h = AUX_EVCTL:EVSTAT0.AUXIO8

9h = AUX_EVCTL:EVSTAT0.AUXIO9

Ah = AUX_EVCTL:EVSTAT0.AUXIO10

Bh = AUX_EVCTL:EVSTAT0.AUXIO11

Ch = AUX_EVCTL:EVSTAT0.AUXIO12

Dh = AUX_EVCTL:EVSTAT0.AUXIO13

Eh = AUX_EVCTL:EVSTAT0.AUXIO14

Fh = AUX_EVCTL:EVSTAT0.AUXIO15

10h = AUX_EVCTL:EVSTAT1.AUXIO16

11h = AUX_EVCTL:EVSTAT1.AUXIO17

12h = AUX_EVCTL:EVSTAT1.AUXIO18

13h = AUX_EVCTL:EVSTAT1.AUXIO19

14h = AUX_EVCTL:EVSTAT1.AUXIO20

15h = AUX_EVCTL:EVSTAT1.AUXIO21

16h = AUX_EVCTL:EVSTAT1.AUXIO22

17h = AUX_EVCTL:EVSTAT1.AUXIO23

18h = AUX_EVCTL:EVSTAT1.AUXIO24

19h = AUX_EVCTL:EVSTAT1.AUXIO25

1Ah = AUX_EVCTL:EVSTAT1.AUXIO26

1Bh = AUX_EVCTL:EVSTAT1.AUXIO27

1Ch = AUX_EVCTL:EVSTAT1.AUXIO28

1Dh = AUX_EVCTL:EVSTAT1.AUXIO29

1Eh = AUX_EVCTL:EVSTAT1.AUXIO30

1Fh = AUX_EVCTL:EVSTAT1.AUXIO31

20h = AUX_EVCTL:EVSTAT2.MANUAL_EV

21h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2

22h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2_DLY

23h = AUX_EVCTL:EVSTAT2.AON_RTC_4KHZ

24h = AUX_EVCTL:EVSTAT2.AON_BATMON_BAT_UPD

25h = AUX_EVCTL:EVSTAT2.AON_BATMON_TEMP_UPD

26h = AUX_EVCTL:EVSTAT2.SCLK_LF

27h = AUX_EVCTL:EVSTAT2.PWR_DWN

28h = AUX_EVCTL:EVSTAT2.MCU_ACTIVE

29h = AUX_EVCTL:EVSTAT2.VDDR_RECHARGE

2Ah = AUX_EVCTL:EVSTAT2.ACLK_REF

2Bh = AUX_EVCTL:EVSTAT2.MCU_EV

2Ch = AUX_EVCTL:EVSTAT2.MCU_OBSMUX0

2Dh = AUX_EVCTL:EVSTAT2.MCU_OBSMUX1

2Eh = AUX_EVCTL:EVSTAT2.AUX_COMPA

2Fh = AUX_EVCTL:EVSTAT2.AUX_COMPB

30h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV0

31h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV1

32h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV2

33h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV3

34h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_PULSE

35h = AUX_EVCTL:EVSTAT3.AUX_TIMER1_EV

36h = AUX_EVCTL:EVSTAT3.AUX_TIMER0_EV

37h = AUX_EVCTL:EVSTAT3.AUX_TDC_DONE

38h = AUX_EVCTL:EVSTAT3.AUX_ISRC_RESET_N

39h = AUX_EVCTL:EVSTAT3.AUX_ADC_DONE

3Ah = AUX_EVCTL:EVSTAT3.AUX_ADC_IRQ

3Bh = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_ALMOST_FULL

3Ch = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_NOT_EMPTY

3Dh = AUX_EVCTL:EVSTAT3.AUX_SMPH_AUTOTAKE_DONE

3Eh = Select TDC Prescaler event which is generated by configuration of PRECTL.

3Fh = No event.

20.8.5.6 TRIGCNT Register (Offset = 14h) [Reset = 00000000h]

TRIGCNT is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNT_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNT_TABLE.

Return to the Summary Table.

Trigger Counter
Stop-counter control and status.

Figure 20-106 TRIGCNT Register
313029282726252423222120191817161514131211109876543210
RESERVEDCNT
R-0hR/W-0h
Table 20-120 TRIGCNT Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0CNTR/W0hNumber of stop events to ignore when AUX_TDC:TRIGCNTCFG.EN is 1.
Read CNT to get the remaining number of stop events to ignore during a TDC measurement.
Write CNT to update the remaining number of stop events to ignore during a TDC measurement. The TDC measurement ignores updates of CNT if there are no more stop events left to ignore.
When AUX_TDC:TRIGCNTCFG.EN is 1, TRIGCNTLOAD.CNT is loaded into CNT at the start of the measurement.

20.8.5.7 TRIGCNTLOAD Register (Offset = 18h) [Reset = 00000000h]

TRIGCNTLOAD is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNTLOAD_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNTLOAD_TABLE.

Return to the Summary Table.

Trigger Counter Load
Stop-counter load.

Figure 20-107 TRIGCNTLOAD Register
313029282726252423222120191817161514131211109876543210
RESERVEDCNT
R-0hR/W-0h
Table 20-121 TRIGCNTLOAD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0CNTR/W0hNumber of stop events to ignore when AUX_TDC:TRIGCNTCFG.EN is 1.
To measure frequency of an event source:
- Set start event equal to stop event.
- Set CNT to number of periods to measure. Both 0 and 1 values measures a single event source period.
To measure pulse width of an event source:
- Set start event source equal to stop event source.
- Select different polarity for start and stop event.
- Set CNT to 0.
To measure time from the start event to the Nth stop event when N > 1:
- Select different start and stop event source.
- Set CNT to (N-1).
See the Technical Reference Manual for event timing requirements.
When AUX_TDC:TRIGCNTCFG.EN is 1, CNT is loaded into TRIGCNT.CNT at the start of the measurement.

20.8.5.8 TRIGCNTCFG Register (Offset = 1Ch) [Reset = 00000000h]

TRIGCNTCFG is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNTCFG_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_TRIGCNTCFG_TABLE.

Return to the Summary Table.

Trigger Counter Configuration
Stop-counter configuration.

Figure 20-108 TRIGCNTCFG Register
31302928272625242322212019181716
RESERVED
R-0h
1514131211109876543210
RESERVEDEN
R-0hR/W-0h
Table 20-122 TRIGCNTCFG Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0ENR/W0hEnable stop-counter.
0: Disable stop-counter.
1: Enable stop-counter.
Change only while STAT.STATE is IDLE.

20.8.5.9 PRECTL Register (Offset = 20h) [Reset = 0000003Fh]

PRECTL is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_PRECTL_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_PRECTL_TABLE.

Return to the Summary Table.

Prescaler Control
The prescaler can be used to count events that are faster than the AUX bus rate.
It can be used to:
- count pulses on a specified event from the asynchronous event bus.
- prescale a specified event from the asynchronous event bus.
To use the prescaler output as an event source in TDC measurements you must set both TRIGSRC.START_SRC and TRIGSRC.STOP_SRC to AUX_TDC_PRE.
It is recommended to use the prescaler when the signal frequency to measure exceeds 1/10th of the AUX bus rate.

Figure 20-109 PRECTL Register
3130292827262524
RESERVED
R-0h
2322212019181716
RESERVED
R-0h
15141312111098
RESERVED
R-0h
76543210
RESET_NRATIOSRC
R/W-0hR/W-0hR/W-3Fh
Table 20-123 PRECTL Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7RESET_NR/W0hPrescaler reset.
0: Reset prescaler.
1: Release reset of prescaler.
AUX_TDC_PRE event becomes 0 when you reset the prescaler.
6RATIOR/W0hPrescaler ratio.
This controls how often the AUX_TDC_PRE event is generated by the prescaler.

0h = Prescaler divides input by 16.
AUX_TDC_PRE event has a rising edge for every 16 rising edges of the input. AUX_TDC_PRE event toggles on every 8th rising edge of the input.

1h = Prescaler divides input by 64.
AUX_TDC_PRE event has a rising edge for every 64 rising edges of the input. AUX_TDC_PRE event toggles on every 32nd rising edge of the input.

5-0SRCR/W3FhPrescaler event source.
Select an event from the asynchronous AUX event bus to connect to the prescaler input.
Configure only while RESET_N is 0.

0h = AUX_EVCTL:EVSTAT0.AUXIO0

1h = AUX_EVCTL:EVSTAT0.AUXIO1

2h = AUX_EVCTL:EVSTAT0.AUXIO2

3h = AUX_EVCTL:EVSTAT0.AUXIO3

4h = AUX_EVCTL:EVSTAT0.AUXIO4

5h = AUX_EVCTL:EVSTAT0.AUXIO5

6h = AUX_EVCTL:EVSTAT0.AUXIO6

7h = AUX_EVCTL:EVSTAT0.AUXIO7

8h = AUX_EVCTL:EVSTAT0.AUXIO8

9h = AUX_EVCTL:EVSTAT0.AUXIO9

Ah = AUX_EVCTL:EVSTAT0.AUXIO10

Bh = AUX_EVCTL:EVSTAT0.AUXIO11

Ch = AUX_EVCTL:EVSTAT0.AUXIO12

Dh = AUX_EVCTL:EVSTAT0.AUXIO13

Eh = AUX_EVCTL:EVSTAT0.AUXIO14

Fh = AUX_EVCTL:EVSTAT0.AUXIO15

10h = AUX_EVCTL:EVSTAT1.AUXIO16

11h = AUX_EVCTL:EVSTAT1.AUXIO17

12h = AUX_EVCTL:EVSTAT1.AUXIO18

13h = AUX_EVCTL:EVSTAT1.AUXIO19

14h = AUX_EVCTL:EVSTAT1.AUXIO20

15h = AUX_EVCTL:EVSTAT1.AUXIO21

16h = AUX_EVCTL:EVSTAT1.AUXIO22

17h = AUX_EVCTL:EVSTAT1.AUXIO23

18h = AUX_EVCTL:EVSTAT1.AUXIO24

19h = AUX_EVCTL:EVSTAT1.AUXIO25

1Ah = AUX_EVCTL:EVSTAT1.AUXIO26

1Bh = AUX_EVCTL:EVSTAT1.AUXIO27

1Ch = AUX_EVCTL:EVSTAT1.AUXIO28

1Dh = AUX_EVCTL:EVSTAT1.AUXIO29

1Eh = AUX_EVCTL:EVSTAT1.AUXIO30

1Fh = AUX_EVCTL:EVSTAT1.AUXIO31

20h = AUX_EVCTL:EVSTAT2.MANUAL_EV

21h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2

22h = AUX_EVCTL:EVSTAT2.AON_RTC_CH2_DLY

23h = AUX_EVCTL:EVSTAT2.AON_RTC_4KHZ

24h = AUX_EVCTL:EVSTAT2.AON_BATMON_BAT_UPD

25h = AUX_EVCTL:EVSTAT2.AON_BATMON_TEMP_UPD

26h = AUX_EVCTL:EVSTAT2.SCLK_LF

27h = AUX_EVCTL:EVSTAT2.PWR_DWN

28h = AUX_EVCTL:EVSTAT2.MCU_ACTIVE

29h = AUX_EVCTL:EVSTAT2.VDDR_RECHARGE

2Ah = AUX_EVCTL:EVSTAT2.ACLK_REF

2Bh = AUX_EVCTL:EVSTAT2.MCU_EV

2Ch = AUX_EVCTL:EVSTAT2.MCU_OBSMUX0

2Dh = AUX_EVCTL:EVSTAT2.MCU_OBSMUX1

2Eh = AUX_EVCTL:EVSTAT2.AUX_COMPA

2Fh = AUX_EVCTL:EVSTAT2.AUX_COMPB

30h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV0

31h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV1

32h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV2

33h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_EV3

34h = AUX_EVCTL:EVSTAT3.AUX_TIMER2_PULSE

35h = AUX_EVCTL:EVSTAT3.AUX_TIMER1_EV

36h = AUX_EVCTL:EVSTAT3.AUX_TIMER0_EV

37h = AUX_EVCTL:EVSTAT3.AUX_TDC_DONE

38h = AUX_EVCTL:EVSTAT3.AUX_ISRC_RESET_N

39h = AUX_EVCTL:EVSTAT3.AUX_ADC_DONE

3Ah = AUX_EVCTL:EVSTAT3.AUX_ADC_IRQ

3Bh = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_ALMOST_FULL

3Ch = AUX_EVCTL:EVSTAT3.AUX_ADC_FIFO_NOT_EMPTY

3Dh = AUX_EVCTL:EVSTAT3.AUX_SMPH_AUTOTAKE_DONE

3Fh = No event.

20.8.5.10 PRECNTR Register (Offset = 24h) [Reset = 00000000h]

PRECNTR is shown in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_PRECNTR_FIGURE and described in #AUX_TDC_AUX_TDC_MMAP_AUX_TDC_AUX_TDC_ALL_PRECNTR_TABLE.

Return to the Summary Table.

Prescaler Counter

Figure 20-110 PRECNTR Register
313029282726252423222120191817161514131211109876543210
RESERVEDCNT
R-0hR/W-0h
Table 20-124 PRECNTR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0CNTR/W0hPrescaler counter value.
Write a value to CNT to capture the value of the 16-bit prescaler counter into CNT. Read CNT to get the captured value.
The read value gets 1 LSB uncertainty if the event source level rises when you release the reset.
The read value gets 1 LSB uncertainty if the event source level rises when you capture the prescaler counter.
Please note the following:
- The prescaler counter is reset to 2 by PRECTL.RESET_N.
- The captured value is 2 when the number of rising edges on prescaler input is less than 3. Otherwise, captured value equals number of event pulses - 1.