OPA607

現行

適用於成本導向系統的低功耗、精密、50 MHz 補償不全 CMOS 運算放大器

產品詳細資料

Architecture FET / CMOS Input, Voltage FB Number of channels 1 Total supply voltage (+5 V = 5, ±5 V = 10) (min) (V) 2.2 Total supply voltage (+5 V = 5, ±5 V = 10) (max) (V) 5.5 GBW (typ) (MHz) 50 BW at Acl (MHz) 10 Acl, min spec gain (V/V) 6 Slew rate (typ) (V/µs) 24 Vn at flatband (typ) (nV√Hz) 3.8 Vn at 1 kHz (typ) (nV√Hz) 3.8 Iq per channel (typ) (mA) 0.9 Vos (offset voltage at 25°C) (max) (mV) 0.6 Rail-to-rail In to V-, Out Features Decompensated, Shutdown Rating Catalog Operating temperature range (°C) -40 to 125 CMRR (typ) (dB) 100 Input bias current (max) (pA) 10 Offset drift (typ) (µV/°C) 0.3 Iout (typ) (mA) 20 2nd harmonic (dBc) -105 3rd harmonic (dBc) -95 Frequency of harmonic distortion measurement (MHz) 0.02
Architecture FET / CMOS Input, Voltage FB Number of channels 1 Total supply voltage (+5 V = 5, ±5 V = 10) (min) (V) 2.2 Total supply voltage (+5 V = 5, ±5 V = 10) (max) (V) 5.5 GBW (typ) (MHz) 50 BW at Acl (MHz) 10 Acl, min spec gain (V/V) 6 Slew rate (typ) (V/µs) 24 Vn at flatband (typ) (nV√Hz) 3.8 Vn at 1 kHz (typ) (nV√Hz) 3.8 Iq per channel (typ) (mA) 0.9 Vos (offset voltage at 25°C) (max) (mV) 0.6 Rail-to-rail In to V-, Out Features Decompensated, Shutdown Rating Catalog Operating temperature range (°C) -40 to 125 CMRR (typ) (dB) 100 Input bias current (max) (pA) 10 Offset drift (typ) (µV/°C) 0.3 Iout (typ) (mA) 20 2nd harmonic (dBc) -105 3rd harmonic (dBc) -95 Frequency of harmonic distortion measurement (MHz) 0.02
SOT-23 (DBV) 5 8.12 mm² 2.9 x 2.8 SOT-SC70 (DCK) 6 4.2 mm² 2 x 2.1
  • Gain Bandwidth Product (GBW): 50 MHz
  • Quiescent Current: 900 µA (Typical)
  • Broadband Noise: 3.8 nV/√Hz
  • Input Offset Drift: 1.5 µV/°C (Maximum)
  • Offset Voltage: 120 µV (Typical)
  • Input Bias Current: 10 pA (Maximum)
  • Rail-to-Rail Output (RRO)
  • Decompensated, Gain ≥ 6 V/V (Stable)
  • Power Down Current: 1 µA (Maximum)
  • Supply Range: 2.2 V to 5.5 V
  • Gain Bandwidth Product (GBW): 50 MHz
  • Quiescent Current: 900 µA (Typical)
  • Broadband Noise: 3.8 nV/√Hz
  • Input Offset Drift: 1.5 µV/°C (Maximum)
  • Offset Voltage: 120 µV (Typical)
  • Input Bias Current: 10 pA (Maximum)
  • Rail-to-Rail Output (RRO)
  • Decompensated, Gain ≥ 6 V/V (Stable)
  • Power Down Current: 1 µA (Maximum)
  • Supply Range: 2.2 V to 5.5 V

The OPA607 and OPA2607 devices are decompensated, minimum gain of 6 V/V stable, general-purpose CMOS operational amplifier with low noise of 3.8 nV/√ Hz and a GBW of 50 MHz. The low noise and wide bandwidth of the OPAx607 devices make them attractive for general-purpose applications which require a good balance between cost and performance. The high-impedance CMOS inputs make the OPAx607 devices an ideal amplifier to interface with sensors with high output impedance (for example, piezoelectric transducers).

The OPAx607 devices feature a Power Down mode with a maximum quiescent current of less than 1 µA, making the device suitable for use in portable battery-powered applications. The rail-to-rail output (RRO) of the OPAx607 devices can swing up to 8 mV from the supply rails, maximizing dynamic range.

The OPAx607 is optimized for low supply voltage operation as low as 2.2 V (±1.1 V) and up to 5.5 V (±2.75 V), and is specified over the temperature range of –40°C to +125°C.

The OPA607 and OPA2607 devices are decompensated, minimum gain of 6 V/V stable, general-purpose CMOS operational amplifier with low noise of 3.8 nV/√ Hz and a GBW of 50 MHz. The low noise and wide bandwidth of the OPAx607 devices make them attractive for general-purpose applications which require a good balance between cost and performance. The high-impedance CMOS inputs make the OPAx607 devices an ideal amplifier to interface with sensors with high output impedance (for example, piezoelectric transducers).

The OPAx607 devices feature a Power Down mode with a maximum quiescent current of less than 1 µA, making the device suitable for use in portable battery-powered applications. The rail-to-rail output (RRO) of the OPAx607 devices can swing up to 8 mV from the supply rails, maximizing dynamic range.

The OPAx607 is optimized for low supply voltage operation as low as 2.2 V (±1.1 V) and up to 5.5 V (±2.75 V), and is specified over the temperature range of –40°C to +125°C.

下載 觀看有字幕稿的影片 影片

您可能會感興趣的類似產品

open-in-new 比較替代產品
可直接投入的替代產品,相較於所比較的裝置,具備升級功能
TLV365 現行 具軌至軌輸入和輸出的 50-MHz 單電源供電運算放大器 This device offers unity gain stable and rail-to-rail input for cost-optimized designs

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 7
重要文件 類型 標題 格式選項 日期
* Data sheet OPAx607 50-MHz, Low-Power, Gain of 6-V/V Stable, Rail-to-Rail Output CMOS for Co datasheet (Rev. J) 2021年 4月 16日
Product overview High Speed Amplifiers for Motor Encoders and Position Sensing PDF | HTML 2025年 4月 11日
Product overview High Speed Amplifiers for In-Vitro Diagnostics (IVD) Analog Front End PDF | HTML 2025年 4月 10日
Application note Analog Signal Chain for Particle Monitor in Cost Optimized Systems PDF | HTML 2022年 7月 21日
Circuit design Decompensated Amplifier Stabilization Circuit PDF | HTML 2022年 4月 28日
Technical article 3 common questions when designing with high-speed amplifiers PDF | HTML 2020年 7月 17日
Application note Noise Analysis for High Speed Op Amps (Rev. A) 2005年 1月 17日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

開發板

DEM-OPA-SC-1A-EVM — 適用於 SC70 封裝的運算放大器評估模組

DEM-OPA-SC-1A-EVM 是一款用於展示的固定裝置,可協助設計人員評估 TI 的高速、寬頻運算放大器的運作和性能。此未組裝的 PC 電路板與使用 5 針腳或 6 針腳變體的 SC70 (DCK) 封裝所提供之產品相容。
使用指南: PDF
TI.com 無法提供
模擬型號

OPA607 Circuit PSPICE Integration (Rev. A)

SBOMB65A.ZIP (59 KB) - PSpice Model
模擬型號

OPA607 TINA-TI Reference Circuit (Rev. C)

SBOMB17C.TSC (1282 KB) - TINA-TI Reference Design
計算工具

ANALOG-ENGINEER-CALC PC software analog engineer's calculator

The analog engineer’s calculator is designed to speed up many of the repetitive calculations that analog circuit design engineers use on a regular basis. This PC-based tool provides a graphical interface with a list of various common calculations ranging from setting operational-amplifier (...)

支援產品和硬體

支援產品和硬體

計算工具

VOLT-DIVIDER-CALC — Voltage divider calculation tool

The voltage divider calculation tool (VOLT-DIVIDER-CALC) quickly determines a set of resistors for a voltage divider. This KnowledgeBase JavaScript utility can be used to find a set of resistors for a voltage divider to achieve the desired output voltage. VOLT-DIVIDER-CALC can also be used to (...)
模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI 是有助於評估類比電路功能的設計和模擬環境。這款全功能設計和模擬套件使用 Cadence® 的類比分析引擎。PSpice for TI 包括業界最大的模型庫之一,涵蓋我們的類比和電源產品組合,以及特定類比行為模型,且使用無需支付費用。

PSpice for TI 設計和模擬環境可讓您使用其內建函式庫來模擬複雜的混合訊號設計。在進行佈局和製造之前,建立完整的終端設備設計和解決方案原型,進而縮短上市時間並降低開發成本。 

在 PSpice for TI 設計與模擬工具中,您可以搜尋 TI (...)
模擬工具

TINA-TI — 基於 SPICE 的類比模擬程式

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
使用指南: PDF
參考設計

TIDA-010203 — 具 C2000 和 GaN 的 4-kW 單相圖騰柱 PFC 參考設計

此參考設計為具有 F280049/F280025 控制卡和 LMG342x EVM 電路板的 4-kW CCM 圖騰柱 PFC。此設計示範穩固的 PFC 解決方案,透過將控制器接地置於 MOSFET 腳的中間,以避免隔離式電流感測。得益於非隔離,AC 電流感測可透過高速放大器 OPA607 實作,有助於實現可靠的過電流保護。在此設計中,效率、熱影像、AC 壓降、照明突波與 EMI CE 皆經過完整驗證。透過已完成的測試資料,此參考設計可展現具有 C2000 和 GaN 的圖騰柱 PFC 的成熟度,是高效率產品 PFC 級設計的良好研究平台。
Design guide: PDF
電路圖: PDF
參考設計

TIDA-060019 — 高速電流分流監測器參考設計

此參考設計為使用高速放大器的低壓側、雙向電流分流監控器。此設計適用於可從以下方面受益的應用:更快速的故障偵測,單分流馬達控制,更高切換頻率,更高增益及或更低的一般 ADC 取樣雜訊。此設計採用 OPA365-Q1、OPA2836-Q1 和 OPA607,以 10 V/V 增益監控 1-mΩ 分流。預設配置適用於 ≤45-A 系統,可在 2.2 V 至 5.5 V 的 Vcc 範圍內準確感測最高 ±50x Vcc 的暫態電壓。預設配置在大多數 TI 馬達微控制器的 3.3-V、12 位元內部 ADC 一般擷取週期內可實現 <250 ns (...)
Design guide: PDF
電路圖: PDF
封裝 針腳 CAD 符號、佔位空間與 3D 模型
SOT-23 (DBV) 5 Ultra Librarian
SOT-SC70 (DCK) 6 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片