SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
The PBIST architecture consists of a small CPU with an instruction set targeted specifically towards testing memories. This CPU includes both the control and the instruction registers necessary to execute the individual memory algorithms. Once an algorithm is loaded into the instruction registers, it can be run on multiple memories of different sizes or types by changing the control register. The following figure shows the basic block diagram for PBIST.
Figure 12-582 PBIST Block Diagram