The PSILSS is a PSI-L compliant hardware switch that makes the connection between PSI-L master and slave endpoints. The SoC implements the following PSILSS instances:
- PDMA_USART_PSILSS0
- [4:1]
switch
- Master endpoint: NAVSS0
- Slave endpoints: PDMA_USART_G0,
PDMA_USART_G1, PDMA_USART_G2 and PDMA_MCAN
- PDMA_CPSW_PSILSS0
- [4:1] switch
- Master endpoint:
NAVSS0
- Slave endpoints: CPSW2G, PDMA_SPI_G0 and
PDMA_SPI_G1
- PDMA_DEBUG_PSILSS0
- [2:1] switch
- Master endpoint: NAVSS0
- Slave endpoints: PDMA_DEBUG_G0 and
PDMA_DEBUG_G1
- SA2_CPSW_PSILSS0
- [2:1] switch
- Master endpoint:
NAVSS0
- Slave endpoints: CPSW9G and SA2_UL
- CSI_PSILSS0
- [5:1]
switch
- Master endpoint: NAVSS0
- Slave endpoints: CSI_TX_IF0, CSI_TX_IF1,
CSI_RX_IF0, CSI_RX_IF1 and CSI_RX_IF2
- DMPAC_VPAC_PSILSS0
- [5:1] switch
- Master endpoint: NAVSS0
- Slave endpoints:VPAC0_TC0, VPAC0_TC1, VPAC1_TC0, VPAC1_TC1 and
DMPAC
Table 10-140 PSILSS Modules Allocation within Device Domains| PSILSS Instance | Domain |
|---|
| WKUP | MCU | MAIN |
|---|
| PDMA_USART_PSILSS0 | – | – | ✓ |
| PDMA_CPSW_PSILSS0 | – | – | ✓ |
| PDMA_DEBUG_PSILSS0 | – | – | ✓ |
| SA2_CPSW_PSILSS0 | – | – | ✓ |
| CSI_PSILSS0 | – | – | ✓ |
| DMPAC_VPAC_PSILSS0 |
– |
– |
✓ |