SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
Table 5-44 describes the output clocks of PLLTS16FFCLAFRAC2.
| Output | Description | Frequency |
|---|---|---|
| FOUTP | Positive phase VCO output (no post divider) | ( (FREF / REFDIV) * (FBDIV + FRAC)) |
| FOUTN | Negative phase VCO output (no post divider) | ( (FREF / REFDIV) * (FBDIV + FRAC)) |
| FOUTPOSTDIV | VCO-divided clock output. | FOUTP / (POSTDIV1*POSTDIV2) |
| CLKSSCG | Clock to SSMOD | (FREF / REFDIV) |
Where:
POSTDIV1 and POSTDIV2 valid values are from 1 to 7. To ensure correct operation, POSTDIV1 must always be programmed to a value equal to or greater than POSTDIV2.
For device-specific information about clock output parameters and syntesized clocks, see Table 5-49 and Table 5-51.