SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
Table 11-2 shows the network time synchronization functions supported by the device.
| Interface | Time Sync Functions | Supported by |
|---|---|---|
| 1×PCIE | Precision time measurement (PTM) | PCIe controller hardware |
| External input reference clock | External time/clock reference | CPTS |
These time sync functions are described in detail in their respective chapters.
Any of these functions can be a time sync master in the system. A sync router (TIMESYNC_INTRTR0) provides flexibility for each time domain to choose its synch master independently. In addition, there is also a router (CMPEVT_INTRTR0) that provides selection of active counter compare events for routing as CPU or DMA events.