SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 6-109 and Table 12-255 through Table 12-256 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Figure 12-168 Programming Model Top-Level Diagram| Step | Description |
|---|---|
| NOR Memory Type | See Table 12-257. |
| NOR Chip-Select Configuration | See Table 12-258. |
| NOR Timings Configuration | See Table 12-259. |
| WAIT Pin Configuration | See Table 12-267. |
| Enable Chip-Select | See Table 12-268. |
| Step | Description |
|---|---|
| NAND Memory Type | See Table 12-262. |
| NAND Chip-Select Configuration | See Table 12-263. |
| Write Operations (Asynchronous) | See Table 12-264. |
| Read Operations (Asynchronous) | See Table 12-264. |
| ECC Engine | See Table 12-265. |
| Prefetch and Write-Posting Engine | See Table 12-266. |
| WAIT Pin Configuration | See Table 12-267. |
| Enable Chip-Select | See Table 12-268. |