SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
Table 10-141 shows the thread numbers for the PSILSS slave endpoints.
| PSILSS Instance | Endpoint | Thread Number |
|---|---|---|
| PDMA_DEBUG_PSILSS0 | PDMA_DEBUG_0 | 0x4300 |
| PDMA_DEBUG_1 | 0x4304 | |
| PDMA_CPSW_PSILSS0 | PDMA_SPI_G0 | 0x4600 |
| PDMA_SPI_G1 | 0x4620 | |
| CPSW2G | 0x4640 | |
| SPARE | 0x4658 | |
| PDMA_USART_PSILSS0 | PDMA_USART_G0 | 0x4700 |
| PDMA_USART_G1 | 0x4702 | |
| PDMA_USART_G2 | 0x4704 | |
| PDMA_MCAN | 0x470A | |
| DMPAC_VPAC_PSILSS0 | VPAC0_TC0 | 0x4820 |
| VPAC0_TC1 | 0x4840 | |
| VPAC1_TC0 | 0x4880 | |
| VPAC1_TC1 | 0x48A0 | |
| DMPAC | 0x48E0 | |
| CSI_PSILSS0 | CSI_TX_IF0 | 0x4900 |
| CSI_TX_IF1 | 0x4920 | |
| CSI_RX_IF0 | 0x4940 | |
| CSI_RX_IF1 | 0x4960 | |
| CSI_RX_IF2 | 0x4980 | |
| SA2_CPSW_PSILSS0 | CPSW9G | 0x4A00 |
| SA2_UL | 0x4A40 |
Table 10-142 through Table 10-147 provide further details about the source (src) and destination (dst) configuration parameters for the various PSILSS instances, including number of threads per endpoint. Note that the last two columns in each table present the associated source and destination thread numbers in decimal value.
| Endpoint | Data Width (Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map |
|---|---|---|---|---|---|
| PDMA_STRM | 128-bit / 128-bit | 1 / 1 | 32704 / 32704 |
0 through 17151; 17216 through 32767 |
32K + 0 through 17151; 32K + 17216 through 32767 |
| DEBUG_0_STRM | 128-bit / 128-bit | 1 / 1 | 3 / 0 | 17152 through 17154 | 32K + 17152 through 17154 |
| DEBUG_1_STRM | 128-bit / 128-bit | 1 / 1 | 2 / 0 | 17156 through 17157 | 32K + 17156 through 17157 |
| Endpoint | Data Width (Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map |
|---|---|---|---|---|---|
| PDMA_STRM | 128-bit / 128-bit | 1 / 1 | 32704 / 32704 |
0 through 17919; 18176 through 32767 |
32K + 0 through 17919; 32K + 18176 through 32767 |
| SPI_G0_STRM | 128-bit / 128-bit | 1 / 1 | 16 / 16 | 17920 through 17935 | 32K + 17920 through 17935 |
| SPI_G1_STRM | 128-bit / 128-bit | 1 / 1 | 16 / 16 | 17952 through 17967 | 32K + 17952 through 17967 |
| CPSW9G_STRM | 128-bit / 128-bit | 0 / 0 | 12 / 12 | 17984 through 17995 | 32K + 17984 through 17995 |
| SPARE_STRM | 128-bit / 128-bit | 1 / 1 | 16 / 16 | 18008 through 18023 | 32K + 18008 through 18023 |
| Endpoint | Data Width (Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map |
|---|---|---|---|---|---|
| PDMA_STRM | 128-bit / 128-bit | 1 / 1 | 32704 / 32704 |
0 through 18175; 18240 through 32767 |
32K + 0 through 18175; 32K + 18240 through 32767 |
| USART_G0_STRM | 128-bit / 128-bit | 1 / 1 | 2 / 2 | 18176 through 18177 | 32K + 18176 through 18177 |
| USART_G1_STRM | 128-bit / 128-bit | 1 / 1 | 2 / 2 | 18178 through 18179 | 32K + 18178 through 18179 |
| USART_G2_STRM | 128-bit / 128-bit | 1 / 1 | 6 / 6 | 18180 through 18185 | 32K + 18180 through 18185 |
| MCAN_STRM | 128-bit / 128-bit | 1 / 1 | 54 / 54 | 18186 through 18239 | 32K + 18186 through 18239 |
| Endpoint | Data Width (Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map | |
|---|---|---|---|---|---|---|
| HWA_STRM | 128-bit / 128-bit | 1 / 1 | 32704 / 32704 |
0 through 18463; 18688 through 32767 |
32K + 0 through 18463; 32K + 18688 through 32767 |
|
| VPAC0_TC0_STRM | 128-bit / 128-bit | 1 / 1 | 32 / 32 | 18464 through 18495 | 32K + 18464 through 18495 | |
| VPAC0_TC1_STRM | 128-bit / 128-bit | 1 / 1 | 64 / 64 | 18496 through 18559 | 32K + 18496 through 18559 | |
| VPAC1_TC0_STRM | 128-bit / 128-bit | 1 / 1 | 32 / 32 | 18560 through 18591 | 32K + 18560 through 18591 | |
| VPAC1_TC1_STRM | 128-bit / 128-bit | 1 / 1 | 64 / 64 | 18592 through 18655 | 32K + 18592 through 18655 | |
| DMPAC_STRM | 128-bit / 128-bit | 1 / 1 | 32 / 32 | 18656 through 18687 | 32K + 18656 through 18687 | |
| Endpoint | Data Width (Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map |
|---|---|---|---|---|---|
| CSI_STRM | 128-bit / 128-bit | 0 / 0 | 32512 / 32512 |
0 through 18687; 18944 through 32767 |
32K + 0 through 18687; 32K + 18944 through 32767 |
| TX0_STRM | 128-bit / 128-bit | 0 / 0 | 0 / 32 | 18688 through 18719 | 32K + 18688 through 18719 |
| TX1_STRM | 128-bit / 128-bit | 0 / 0 | 0 / 32 | 18720 through 18751 | 32K + 18720 through 18751 |
| RX0_STRM | 128-bit / 128-bit | 0 / 0 | 32 / 0 | 18752 through 18783 | 32K + 18752 through 18783 |
| RX1_STRM | 128-bit / 128-bit | 0 / 0 | 32 / 0 | 18784 through 18815 | 32K + 18784 through 18815 |
| RX2_STRM | 128-bit / 128-bit | 0 / 0 | 32 / 0 | 18816 through 18847 | 32K + 18816 through 18847 |
| Endpoint | Data Width Src / Dst) | ETL Count (Src / Dst) | Thread Count (Src / Dst) | Source Thread Map | Destination Thread Map |
|---|---|---|---|---|---|
| PSIL_STRM | 128-bit / 128-bit | 0 / 0 | 32768 / 32768 |
0 through 18943; 19200 through 32767 |
32K + 0 through 18493; 32K + 19200 through 32767 |
| SA2_UL_STRM | 32-bit / 32-bit | 0 / 0 | 16 / 8 | 18944 through 18959 | 32K + 18944 through 18959 |
| CPSW2G_STRM | 128-bit / 128-bit | 0 / 0 | 8 / 8 | 19008 through 19015 | 32K + 19008 through 19015 |