SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
To satisfy the various subsystems requirements, the device features multiple clock sources and clock generators:
Figure 5-9 shows the device top-level clock diagram. The clocking is divided into two clocking domains - WKUP/MCU, and MAIN.