SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
| Clocks | |
| Module Clock Input | Description |
| MODSS_VBUS_D2_CLK | MODSS config interface clock. This clock is used for most of the NAVSS modules (MODSS). |
| UDMASS_VBUS_D2_CLK | UDMASS config interface clock. This clock is used for UDMASS modules. |
| MSMC0_CLK | MSMC0 PSI-L interface clock |
| PDMA_MAIN_MISC_CLK | PDMA_MAIN_MISC PSI-L interface clock |
| PDMA_MAIN_USART_CLK | PDMA_MAIN_USART PSI-L interface clock |
| PDMA_MAIN_AASRC_CLK | PDMA_MAIN_AASRC PSI-L interface clock |
| PDMA_MAIN_DEBUG_CLK | PDMA_MAIN_DEBUG PSI-L interface clock |
| PDMA_MAIN_MCASP_G1_CLK | PDMA_MAIN_MCASP_G1 PSI-L interface clock |
| ICSS_G0_CLK | ICSS_G0 PSI-L interface clock |
| ICSS_G1_CLK | ICSS_G1 PSI-L interface clock |
| NAVSS_MCU_CLK | MCU_NAVSS PSI-L interface clock |
| NBSS_VBUS_D2_CLK | NBSS config interface clock. This clock is used for NBSS modules (NB0-1, ECC_AGGR0). |
| NBSS_VBUS_CLK | NBSS VBUSM. This clock is used for NB0 |
| VIRTSS_VBUS_D2_CLK | VIRTSS config interface clock. |
| EXT[0-3]_DTI_CLK | DTI clocks |
| Resets | |
| Module Reset Input | Description |
| MODSS_RST | MODSS hardware reset |
| UDMASS_RST | UDMASS hardware reset |
| NBSS_RST | NBSS hardware reset |
| VIRTSS_RST | VIRTSS hardware reset |
| Interrupt Requests | ||
| Module Interrupt Signal | Description | Type |
| INTR_ROUTER0_OUTL_INTR[63:0] | INTR_PEND[191:0] interrupts to GIC SPI | Level |
| INTR_ROUTER0_OUTL_INTR[127:64] | ||
| INTR_ROUTER0_OUTL_INTR[191:128] | ||
| INTR_ROUTER0_OUTL_INTR[223:192] | INTR_PEND[255:192] interrupts to main R5FSS0 | Level |
| INTR_ROUTER0_OUTL_INTR[255:224] | ||
| INTR_ROUTER0_OUTL_INTR[287:256] | INTR_PEND[319:256] interrupts to main R5FSS1 | Level |
| INTR_ROUTER0_OUTL_INTR[319:288] | ||
| INTR_ROUTER0_OUTL_INTR[351:344] | INTR_PEND[351:344] interrupts to C66SS0 | Level |
| INTR_ROUTER0_OUTL_INTR[383:376] | INTR_PEND[383:376] interrupts to C66SS1 | Level |
| INTR_ROUTER0_OUTL_INTR[391:348] | INTR_PEND[391:348] interrupts to PRU_ICSSG0 PR1 | Level |
| INTR_ROUTER0_OUTL_INTR[399:392] | INTR_PEND[399:392] interrupts to PRU_ICSSG1 PR1 | Level |
| INTR_ROUTER0_OUTL_INTR[407:400] | INTR_PEND[407:400] interrupts to MCU R5FSS0 CPU0 and CPU1 | Level |
| MODSS_ECC_SEC_PEND | SEC interrupt from MODSS ECC_AGGR0 | Level |
| MODSS_ECC_DED_PEND | DED interrupt from MODSS ECC_AGGR0 | Level |
| UDMASS_ECC_SEC_PEND | SEC interrupt from UDMASS ECC_AGGR0 | Level |
| UDMASS_ECC_DED_PEND | DED interrupt from UDMASS ECC_AGGR0 | Level |
| NBSS_ECC_SEC_PEND | SEC interrupt from NBSS ECC_AGGR0 | Level |
| NBSS_ECC_DED_PEND | DED interrupt from NBSS ECC_AGGR0 | Level |
| VIRTSS_ECC_SEC_PEND | SEC interrupt from VIRTSS ECC_AGGR0 | Level |
| VIRTSS_ECC_DED_PEND | DED interrupt from VIRTSS ECC_AGGR0 | Level |
| L2G Interrupt Request Inputs | ||
| Module Interrupt Signal | Description | Type |
| L2G_EVENT_PEND[7:0] | L2G interrupts from TIMESYNC_INTRTR0 | Level |
| L2G_EVENT_PEND[15:8] | L2G interrupts from CMPEVT_INTRTR0 | Level |
| L2G_EVENT_PEND[31:16] | L2G interrupts from GPIOMUX_INTRTR0 | Level |
| DMA Events | ||
| Module DMA Event | Description | Type |
| - | No PDMA channels to external DMA engines. See global event map. | - |
| Time Sync Event Inputs | ||
| Module Sync Input | Description | Type |
| CPTS0_HW1_PUSH | CPTS Asynchronous hardware timestamp 1 push input | Pulse |
| CPTS0_HW2_PUSH | CPTS Asynchronous hardware timestamp 2 push input | Pulse |
| CPTS0_HW3_PUSH | CPTS Asynchronous hardware timestamp 3 push input | Pulse |
| CPTS0_HW4_PUSH | CPTS Asynchronous hardware timestamp 4 push input | Pulse |
| CPTS0_HW5_PUSH | CPTS Asynchronous hardware timestamp 5 push input | Pulse |
| CPTS0_HW6_PUSH | CPTS Asynchronous hardware timestamp 6 push input | Pulse |
| CPTS0_HW7_PUSH | CPTS Asynchronous hardware timestamp 7 push input | Pulse |
| CPTS0_HW8_PUSH | CPTS Asynchronous hardware timestamp 8 push input | Pulse |
| Time Sync Event Outputs | ||
| Module Sync Output | Description | Type |
| CPTS0_TS_GENF0 | CPTS Generation Function Output 0 | Edge |
| CPTS0_TS_GENF1 | CPTS Generation Function Output 1 | Edge |
| CPTS0_TS_GENF2 | CPTS Generation Function Output 2 | Edge |
| CPTS0_TS_GENF3 | CPTS Generation Function Output 3 | Edge |
| CPTS0_TS_GENF4 | CPTS Generation Function Output 4 | Edge |
| CPTS0_TS_GENF5 | CPTS Generation Function Output 5 | Edge |
| CPTS0_TS_SYNC | CPTS Sync Output | Edge |
| Compare Event Outputs | ||
| Module Compare Output | Description | Type |
| CPTS0_TS_COMP | CPTS Comparison Output | Edge |