SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
Figure 12-133 shows the I/O interface signals of SERDES.
Figure 12-133 SerDes EnvironmentAlthough containing some of the basic external components, Figure 12-133 must not be considered as an exhaustive guide for the PCB designer. TI provides additional documents for those who are willing to design PCBs and/or fine tune the SerDes.
Table 12-202 describes the external signals of each SERDES module.
| Device Pin | I/O(1) | Description |
|---|---|---|
| SERDES_RX0_P | I | SerDes differential data receive pins. Lane 0 |
| SERDES_RX0_N | I | |
| SERDES_TX0_P | O | SerDes differential data transmit pins. Lane 0 |
| SERDES_TX0_N | O | |
| SERDES_RX1_P | I | SerDes differential data receive pins. Lane 1 |
| SERDES_RX1_N | I | |
| SERDES_TX1_P | O | SerDes differential data transmit pins. Lane 1 |
| SERDES_TX1_N | O | |
| SERDES_RX2_P | I | SerDes differential data receive pins. Lane 2 |
| SERDES_RX2_N | I | |
| SERDES_TX2_P | O | SerDes differential data transmit pins. Lane 2 |
| SERDES_TX2_N | O | |
| SERDES_RX3_P | I | SerDes differential data receive pins. Lane 3 |
| SERDES_RX3_N | I | |
| SERDES_TX3_P | O | SerDes differential data transmit pins. Lane 3 |
| SERDES_TX3_N | O | |
| PCIE_REFCLK_P_OUT | O | Serdes Internal reference clock Output |
| PCIE_REFCLK_N_OUT | O | |
| SERDES_REFCLK_P | I | SerDes external system reference clock |
| SERDES_REFCLK_N | I | |
| SERDES_REXT | A/I | PMA external calibration resistor. Requires a 3.01 kOhm ±1% accurate off-chip resistor connected from this pin to ground. |