SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
The UFS subsystem includes one UFS 2.1 host controller with an integrated M-PHY. The UFS host controller is a standard-based serial interface engine.
The UFS host controller is compliant with the Universal Flash Storage (UFS) Specification and UFS Host Controller Interface (UFSHCI) Specification (see Table 12-297).
Figure 12-224 shows the UFS subsystem block diagram.
Figure 12-224 UFS Subsystem Block DiagramFigure 12-225 presents an example of UFS Integrated Protocol Stack (IPS) subsystem.
The UFS host controller is provided with additional hierarchy to support M-PHY integration.
These additional levels of hierarchy make up the IPS. Both the UFS host controller and the M-PHY share the same control interface (APB) and in further description is assumed they are mapped into single area in APB subsystem.
Figure 12-225 UFS IPS SubsystemFigure 12-226 shows UFS controller block diagram.
Figure 12-227 presents an example of UFS system level block diagram.
Figure 12-227 UFS System Level Block DiagramFigure 12-228 shows UFS system model. The application layer of the UFS host controller connects to a UniPro protocol stack and M-PHY, both of which can be considered part of the UFS host controller.
Figure 12-228 UFS System Model