SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
The selection of the working mode is done with the MCSPI_CHCONF_0/1/2/3 register.
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Set receive mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x1 |
| Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
| Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Set transmit mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x2 |
| Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
| Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Set transmit and receive mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x0 |
| Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
| Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |